2012-07-19 15:20:45 +02:00
|
|
|
/*
|
|
|
|
|
* Copyright 2012 Advanced Micro Devices, Inc.
|
|
|
|
|
*
|
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
|
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
|
|
|
* to deal in the Software without restriction, including without limitation
|
|
|
|
|
* on the rights to use, copy, modify, merge, publish, distribute, sub
|
|
|
|
|
* license, and/or sell copies of the Software, and to permit persons to whom
|
|
|
|
|
* the Software is furnished to do so, subject to the following conditions:
|
|
|
|
|
*
|
|
|
|
|
* The above copyright notice and this permission notice (including the next
|
|
|
|
|
* paragraph) shall be included in all copies or substantial portions of the
|
|
|
|
|
* Software.
|
|
|
|
|
*
|
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
|
* THE AUTHOR(S) AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM,
|
|
|
|
|
* DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
|
|
|
|
|
* OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
|
|
|
|
|
* USE OR OTHER DEALINGS IN THE SOFTWARE.
|
|
|
|
|
*
|
|
|
|
|
* Authors:
|
|
|
|
|
* Christian König <christian.koenig@amd.com>
|
|
|
|
|
*/
|
|
|
|
|
|
2014-01-04 18:44:33 +01:00
|
|
|
#include "si_pipe.h"
|
|
|
|
|
#include "si_shader.h"
|
2014-08-16 17:58:25 +01:00
|
|
|
#include "radeon/r600_cs.h"
|
2012-07-19 15:20:45 +02:00
|
|
|
#include "sid.h"
|
|
|
|
|
|
2014-01-22 18:50:36 +01:00
|
|
|
#include "util/u_index_modify.h"
|
|
|
|
|
#include "util/u_upload_mgr.h"
|
2015-02-22 18:06:34 +01:00
|
|
|
#include "util/u_prim.h"
|
2014-01-22 18:50:36 +01:00
|
|
|
|
2014-12-07 17:53:56 +01:00
|
|
|
static void si_decompress_textures(struct si_context *sctx)
|
2012-07-19 15:20:45 +02:00
|
|
|
{
|
2014-12-07 17:53:56 +01:00
|
|
|
if (!sctx->blitter->running) {
|
|
|
|
|
/* Flush depth textures which need to be flushed. */
|
|
|
|
|
for (int i = 0; i < SI_NUM_SHADERS; i++) {
|
|
|
|
|
if (sctx->samplers[i].depth_texture_mask) {
|
|
|
|
|
si_flush_depth_textures(sctx, &sctx->samplers[i]);
|
|
|
|
|
}
|
|
|
|
|
if (sctx->samplers[i].compressed_colortex_mask) {
|
|
|
|
|
si_decompress_color_textures(sctx, &sctx->samplers[i]);
|
2012-09-06 16:18:11 -04:00
|
|
|
}
|
|
|
|
|
}
|
2012-07-19 15:20:45 +02:00
|
|
|
}
|
2014-10-14 17:48:52 +02:00
|
|
|
}
|
|
|
|
|
|
2014-12-07 16:02:07 +01:00
|
|
|
static unsigned si_conv_pipe_prim(unsigned mode)
|
2012-07-19 15:20:45 +02:00
|
|
|
{
|
|
|
|
|
static const unsigned prim_conv[] = {
|
|
|
|
|
[PIPE_PRIM_POINTS] = V_008958_DI_PT_POINTLIST,
|
|
|
|
|
[PIPE_PRIM_LINES] = V_008958_DI_PT_LINELIST,
|
|
|
|
|
[PIPE_PRIM_LINE_LOOP] = V_008958_DI_PT_LINELOOP,
|
|
|
|
|
[PIPE_PRIM_LINE_STRIP] = V_008958_DI_PT_LINESTRIP,
|
|
|
|
|
[PIPE_PRIM_TRIANGLES] = V_008958_DI_PT_TRILIST,
|
|
|
|
|
[PIPE_PRIM_TRIANGLE_STRIP] = V_008958_DI_PT_TRISTRIP,
|
|
|
|
|
[PIPE_PRIM_TRIANGLE_FAN] = V_008958_DI_PT_TRIFAN,
|
|
|
|
|
[PIPE_PRIM_QUADS] = V_008958_DI_PT_QUADLIST,
|
|
|
|
|
[PIPE_PRIM_QUAD_STRIP] = V_008958_DI_PT_QUADSTRIP,
|
|
|
|
|
[PIPE_PRIM_POLYGON] = V_008958_DI_PT_POLYGON,
|
2014-01-09 16:35:46 +09:00
|
|
|
[PIPE_PRIM_LINES_ADJACENCY] = V_008958_DI_PT_LINELIST_ADJ,
|
|
|
|
|
[PIPE_PRIM_LINE_STRIP_ADJACENCY] = V_008958_DI_PT_LINESTRIP_ADJ,
|
|
|
|
|
[PIPE_PRIM_TRIANGLES_ADJACENCY] = V_008958_DI_PT_TRILIST_ADJ,
|
2014-08-18 00:55:40 +02:00
|
|
|
[PIPE_PRIM_TRIANGLE_STRIP_ADJACENCY] = V_008958_DI_PT_TRISTRIP_ADJ,
|
2014-09-18 23:39:44 +02:00
|
|
|
[PIPE_PRIM_PATCHES] = V_008958_DI_PT_PATCH,
|
2014-08-18 00:55:40 +02:00
|
|
|
[R600_PRIM_RECTANGLE_LIST] = V_008958_DI_PT_RECTLIST
|
2012-07-19 15:20:45 +02:00
|
|
|
};
|
2014-12-07 16:02:07 +01:00
|
|
|
assert(mode < Elements(prim_conv));
|
|
|
|
|
return prim_conv[mode];
|
2012-07-19 15:20:45 +02:00
|
|
|
}
|
|
|
|
|
|
2014-01-07 03:18:25 +01:00
|
|
|
static unsigned si_conv_prim_to_gs_out(unsigned mode)
|
2013-08-18 03:05:34 +02:00
|
|
|
{
|
|
|
|
|
static const int prim_conv[] = {
|
|
|
|
|
[PIPE_PRIM_POINTS] = V_028A6C_OUTPRIM_TYPE_POINTLIST,
|
|
|
|
|
[PIPE_PRIM_LINES] = V_028A6C_OUTPRIM_TYPE_LINESTRIP,
|
|
|
|
|
[PIPE_PRIM_LINE_LOOP] = V_028A6C_OUTPRIM_TYPE_LINESTRIP,
|
|
|
|
|
[PIPE_PRIM_LINE_STRIP] = V_028A6C_OUTPRIM_TYPE_LINESTRIP,
|
|
|
|
|
[PIPE_PRIM_TRIANGLES] = V_028A6C_OUTPRIM_TYPE_TRISTRIP,
|
|
|
|
|
[PIPE_PRIM_TRIANGLE_STRIP] = V_028A6C_OUTPRIM_TYPE_TRISTRIP,
|
|
|
|
|
[PIPE_PRIM_TRIANGLE_FAN] = V_028A6C_OUTPRIM_TYPE_TRISTRIP,
|
|
|
|
|
[PIPE_PRIM_QUADS] = V_028A6C_OUTPRIM_TYPE_TRISTRIP,
|
|
|
|
|
[PIPE_PRIM_QUAD_STRIP] = V_028A6C_OUTPRIM_TYPE_TRISTRIP,
|
|
|
|
|
[PIPE_PRIM_POLYGON] = V_028A6C_OUTPRIM_TYPE_TRISTRIP,
|
|
|
|
|
[PIPE_PRIM_LINES_ADJACENCY] = V_028A6C_OUTPRIM_TYPE_LINESTRIP,
|
|
|
|
|
[PIPE_PRIM_LINE_STRIP_ADJACENCY] = V_028A6C_OUTPRIM_TYPE_LINESTRIP,
|
|
|
|
|
[PIPE_PRIM_TRIANGLES_ADJACENCY] = V_028A6C_OUTPRIM_TYPE_TRISTRIP,
|
2014-08-18 00:55:40 +02:00
|
|
|
[PIPE_PRIM_TRIANGLE_STRIP_ADJACENCY] = V_028A6C_OUTPRIM_TYPE_TRISTRIP,
|
2014-09-18 23:39:44 +02:00
|
|
|
[PIPE_PRIM_PATCHES] = V_028A6C_OUTPRIM_TYPE_POINTLIST,
|
2014-08-18 00:55:40 +02:00
|
|
|
[R600_PRIM_RECTANGLE_LIST] = V_028A6C_OUTPRIM_TYPE_TRISTRIP
|
2013-08-18 03:05:34 +02:00
|
|
|
};
|
|
|
|
|
assert(mode < Elements(prim_conv));
|
|
|
|
|
|
|
|
|
|
return prim_conv[mode];
|
|
|
|
|
}
|
|
|
|
|
|
2015-02-22 18:01:18 +01:00
|
|
|
/**
|
|
|
|
|
* This calculates the LDS size for tessellation shaders (VS, TCS, TES).
|
|
|
|
|
* LS.LDS_SIZE is shared by all 3 shader stages.
|
|
|
|
|
*
|
|
|
|
|
* The information about LDS and other non-compile-time parameters is then
|
|
|
|
|
* written to userdata SGPRs.
|
|
|
|
|
*/
|
|
|
|
|
static void si_emit_derived_tess_state(struct si_context *sctx,
|
|
|
|
|
const struct pipe_draw_info *info,
|
|
|
|
|
unsigned *num_patches)
|
|
|
|
|
{
|
2015-11-07 14:00:30 +01:00
|
|
|
struct radeon_winsys_cs *cs = sctx->b.gfx.cs;
|
2015-10-07 01:48:18 +02:00
|
|
|
struct si_shader_ctx_state *ls = &sctx->vs_shader;
|
2015-02-22 18:01:18 +01:00
|
|
|
/* The TES pointer will only be used for sctx->last_tcs.
|
|
|
|
|
* It would be wrong to think that TCS = TES. */
|
|
|
|
|
struct si_shader_selector *tcs =
|
2015-10-07 01:48:18 +02:00
|
|
|
sctx->tcs_shader.cso ? sctx->tcs_shader.cso : sctx->tes_shader.cso;
|
2015-02-22 18:01:18 +01:00
|
|
|
unsigned tes_sh_base = sctx->shader_userdata.sh_base[PIPE_SHADER_TESS_EVAL];
|
|
|
|
|
unsigned num_tcs_input_cp = info->vertices_per_patch;
|
|
|
|
|
unsigned num_tcs_output_cp, num_tcs_inputs, num_tcs_outputs;
|
|
|
|
|
unsigned num_tcs_patch_outputs;
|
|
|
|
|
unsigned input_vertex_size, output_vertex_size, pervertex_output_patch_size;
|
|
|
|
|
unsigned input_patch_size, output_patch_size, output_patch0_offset;
|
|
|
|
|
unsigned perpatch_output_offset, lds_size, ls_rsrc2;
|
|
|
|
|
unsigned tcs_in_layout, tcs_out_layout, tcs_out_offsets;
|
|
|
|
|
|
|
|
|
|
*num_patches = 1; /* TODO: calculate this */
|
|
|
|
|
|
|
|
|
|
if (sctx->last_ls == ls->current &&
|
|
|
|
|
sctx->last_tcs == tcs &&
|
|
|
|
|
sctx->last_tes_sh_base == tes_sh_base &&
|
|
|
|
|
sctx->last_num_tcs_input_cp == num_tcs_input_cp)
|
|
|
|
|
return;
|
|
|
|
|
|
|
|
|
|
sctx->last_ls = ls->current;
|
|
|
|
|
sctx->last_tcs = tcs;
|
|
|
|
|
sctx->last_tes_sh_base = tes_sh_base;
|
|
|
|
|
sctx->last_num_tcs_input_cp = num_tcs_input_cp;
|
|
|
|
|
|
|
|
|
|
/* This calculates how shader inputs and outputs among VS, TCS, and TES
|
|
|
|
|
* are laid out in LDS. */
|
2015-10-07 01:48:18 +02:00
|
|
|
num_tcs_inputs = util_last_bit64(ls->cso->outputs_written);
|
2015-02-22 18:01:18 +01:00
|
|
|
|
2015-10-07 01:48:18 +02:00
|
|
|
if (sctx->tcs_shader.cso) {
|
2015-02-22 18:01:18 +01:00
|
|
|
num_tcs_outputs = util_last_bit64(tcs->outputs_written);
|
|
|
|
|
num_tcs_output_cp = tcs->info.properties[TGSI_PROPERTY_TCS_VERTICES_OUT];
|
|
|
|
|
num_tcs_patch_outputs = util_last_bit64(tcs->patch_outputs_written);
|
|
|
|
|
} else {
|
|
|
|
|
/* No TCS. Route varyings from LS to TES. */
|
|
|
|
|
num_tcs_outputs = num_tcs_inputs;
|
|
|
|
|
num_tcs_output_cp = num_tcs_input_cp;
|
|
|
|
|
num_tcs_patch_outputs = 2; /* TESSINNER + TESSOUTER */
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
input_vertex_size = num_tcs_inputs * 16;
|
|
|
|
|
output_vertex_size = num_tcs_outputs * 16;
|
|
|
|
|
|
|
|
|
|
input_patch_size = num_tcs_input_cp * input_vertex_size;
|
|
|
|
|
|
|
|
|
|
pervertex_output_patch_size = num_tcs_output_cp * output_vertex_size;
|
|
|
|
|
output_patch_size = pervertex_output_patch_size + num_tcs_patch_outputs * 16;
|
|
|
|
|
|
2015-10-07 01:48:18 +02:00
|
|
|
output_patch0_offset = sctx->tcs_shader.cso ? input_patch_size * *num_patches : 0;
|
2015-02-22 18:01:18 +01:00
|
|
|
perpatch_output_offset = output_patch0_offset + pervertex_output_patch_size;
|
|
|
|
|
|
|
|
|
|
lds_size = output_patch0_offset + output_patch_size * *num_patches;
|
2015-11-16 19:58:32 +00:00
|
|
|
ls_rsrc2 = ls->current->rsrc2;
|
2015-02-22 18:01:18 +01:00
|
|
|
|
|
|
|
|
if (sctx->b.chip_class >= CIK) {
|
|
|
|
|
assert(lds_size <= 65536);
|
|
|
|
|
ls_rsrc2 |= S_00B52C_LDS_SIZE(align(lds_size, 512) / 512);
|
|
|
|
|
} else {
|
|
|
|
|
assert(lds_size <= 32768);
|
|
|
|
|
ls_rsrc2 |= S_00B52C_LDS_SIZE(align(lds_size, 256) / 256);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* Due to a hw bug, RSRC2_LS must be written twice with another
|
|
|
|
|
* LS register written in between. */
|
|
|
|
|
if (sctx->b.chip_class == CIK && sctx->b.family != CHIP_HAWAII)
|
2015-08-30 01:54:00 +02:00
|
|
|
radeon_set_sh_reg(cs, R_00B52C_SPI_SHADER_PGM_RSRC2_LS, ls_rsrc2);
|
|
|
|
|
radeon_set_sh_reg_seq(cs, R_00B528_SPI_SHADER_PGM_RSRC1_LS, 2);
|
2015-11-16 19:58:32 +00:00
|
|
|
radeon_emit(cs, ls->current->rsrc1);
|
2015-02-22 18:01:18 +01:00
|
|
|
radeon_emit(cs, ls_rsrc2);
|
|
|
|
|
|
|
|
|
|
/* Compute userdata SGPRs. */
|
|
|
|
|
assert(((input_vertex_size / 4) & ~0xff) == 0);
|
|
|
|
|
assert(((output_vertex_size / 4) & ~0xff) == 0);
|
|
|
|
|
assert(((input_patch_size / 4) & ~0x1fff) == 0);
|
|
|
|
|
assert(((output_patch_size / 4) & ~0x1fff) == 0);
|
|
|
|
|
assert(((output_patch0_offset / 16) & ~0xffff) == 0);
|
|
|
|
|
assert(((perpatch_output_offset / 16) & ~0xffff) == 0);
|
|
|
|
|
assert(num_tcs_input_cp <= 32);
|
|
|
|
|
assert(num_tcs_output_cp <= 32);
|
|
|
|
|
|
|
|
|
|
tcs_in_layout = (input_patch_size / 4) |
|
|
|
|
|
((input_vertex_size / 4) << 13);
|
|
|
|
|
tcs_out_layout = (output_patch_size / 4) |
|
|
|
|
|
((output_vertex_size / 4) << 13);
|
|
|
|
|
tcs_out_offsets = (output_patch0_offset / 16) |
|
|
|
|
|
((perpatch_output_offset / 16) << 16);
|
|
|
|
|
|
|
|
|
|
/* Set them for LS. */
|
2015-08-30 01:54:00 +02:00
|
|
|
radeon_set_sh_reg(cs,
|
2015-02-22 18:01:18 +01:00
|
|
|
R_00B530_SPI_SHADER_USER_DATA_LS_0 + SI_SGPR_LS_OUT_LAYOUT * 4,
|
|
|
|
|
tcs_in_layout);
|
|
|
|
|
|
|
|
|
|
/* Set them for TCS. */
|
2015-08-30 01:54:00 +02:00
|
|
|
radeon_set_sh_reg_seq(cs,
|
2015-02-22 18:01:18 +01:00
|
|
|
R_00B430_SPI_SHADER_USER_DATA_HS_0 + SI_SGPR_TCS_OUT_OFFSETS * 4, 3);
|
|
|
|
|
radeon_emit(cs, tcs_out_offsets);
|
|
|
|
|
radeon_emit(cs, tcs_out_layout | (num_tcs_input_cp << 26));
|
|
|
|
|
radeon_emit(cs, tcs_in_layout);
|
|
|
|
|
|
|
|
|
|
/* Set them for TES. */
|
2015-08-30 01:54:00 +02:00
|
|
|
radeon_set_sh_reg_seq(cs, tes_sh_base + SI_SGPR_TCS_OUT_OFFSETS * 4, 2);
|
2015-02-22 18:01:18 +01:00
|
|
|
radeon_emit(cs, tcs_out_offsets);
|
|
|
|
|
radeon_emit(cs, tcs_out_layout | (num_tcs_output_cp << 26));
|
|
|
|
|
}
|
|
|
|
|
|
2015-12-09 22:14:32 +01:00
|
|
|
static unsigned si_num_prims_for_vertices(const struct pipe_draw_info *info)
|
|
|
|
|
{
|
|
|
|
|
switch (info->mode) {
|
|
|
|
|
case PIPE_PRIM_PATCHES:
|
|
|
|
|
return info->count / info->vertices_per_patch;
|
|
|
|
|
case R600_PRIM_RECTANGLE_LIST:
|
|
|
|
|
return info->count / 3;
|
|
|
|
|
default:
|
|
|
|
|
return u_prims_for_vertices(info->mode, info->count);
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
2014-08-15 16:32:03 +02:00
|
|
|
static unsigned si_get_ia_multi_vgt_param(struct si_context *sctx,
|
2015-02-22 18:06:34 +01:00
|
|
|
const struct pipe_draw_info *info,
|
|
|
|
|
unsigned num_patches)
|
2014-08-15 16:32:03 +02:00
|
|
|
{
|
|
|
|
|
struct si_state_rasterizer *rs = sctx->queued.named.rasterizer;
|
|
|
|
|
unsigned prim = info->mode;
|
2014-08-18 23:14:34 +02:00
|
|
|
unsigned primgroup_size = 128; /* recommended without a GS */
|
2015-10-18 22:07:01 +02:00
|
|
|
unsigned max_primgroup_in_wave = 2;
|
2014-08-15 16:32:03 +02:00
|
|
|
|
|
|
|
|
/* SWITCH_ON_EOP(0) is always preferable. */
|
|
|
|
|
bool wd_switch_on_eop = false;
|
|
|
|
|
bool ia_switch_on_eop = false;
|
2015-02-22 18:06:34 +01:00
|
|
|
bool ia_switch_on_eoi = false;
|
2014-08-15 22:45:10 +02:00
|
|
|
bool partial_vs_wave = false;
|
2015-02-22 18:06:34 +01:00
|
|
|
bool partial_es_wave = false;
|
2014-08-15 16:32:03 +02:00
|
|
|
|
2015-10-07 01:48:18 +02:00
|
|
|
if (sctx->gs_shader.cso)
|
2014-08-18 23:14:34 +02:00
|
|
|
primgroup_size = 64; /* recommended with a GS */
|
|
|
|
|
|
2015-10-07 01:48:18 +02:00
|
|
|
if (sctx->tes_shader.cso) {
|
2015-02-22 18:06:34 +01:00
|
|
|
unsigned num_cp_out =
|
2015-10-07 01:48:18 +02:00
|
|
|
sctx->tcs_shader.cso ?
|
|
|
|
|
sctx->tcs_shader.cso->info.properties[TGSI_PROPERTY_TCS_VERTICES_OUT] :
|
2015-02-22 18:06:34 +01:00
|
|
|
info->vertices_per_patch;
|
|
|
|
|
unsigned max_size = 256 / MAX2(info->vertices_per_patch, num_cp_out);
|
|
|
|
|
|
|
|
|
|
primgroup_size = MIN2(primgroup_size, max_size);
|
|
|
|
|
|
|
|
|
|
/* primgroup_size must be set to a multiple of NUM_PATCHES */
|
|
|
|
|
primgroup_size = (primgroup_size / num_patches) * num_patches;
|
|
|
|
|
|
2015-10-18 22:17:04 +02:00
|
|
|
/* SWITCH_ON_EOI must be set if PrimID is used. */
|
2015-10-07 01:48:18 +02:00
|
|
|
if ((sctx->tcs_shader.cso && sctx->tcs_shader.cso->info.uses_primid) ||
|
2015-10-18 22:17:04 +02:00
|
|
|
sctx->tes_shader.cso->info.uses_primid)
|
2015-02-22 18:06:34 +01:00
|
|
|
ia_switch_on_eoi = true;
|
|
|
|
|
|
|
|
|
|
/* Bug with tessellation and GS on Bonaire and older 2 SE chips. */
|
|
|
|
|
if ((sctx->b.family == CHIP_TAHITI ||
|
|
|
|
|
sctx->b.family == CHIP_PITCAIRN ||
|
|
|
|
|
sctx->b.family == CHIP_BONAIRE) &&
|
2015-10-07 01:48:18 +02:00
|
|
|
sctx->gs_shader.cso)
|
2015-02-22 18:06:34 +01:00
|
|
|
partial_vs_wave = true;
|
|
|
|
|
}
|
|
|
|
|
|
2014-08-15 16:32:03 +02:00
|
|
|
/* This is a hardware requirement. */
|
|
|
|
|
if ((rs && rs->line_stipple_enable) ||
|
|
|
|
|
(sctx->b.screen->debug_flags & DBG_SWITCH_ON_EOP)) {
|
|
|
|
|
ia_switch_on_eop = true;
|
|
|
|
|
wd_switch_on_eop = true;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
if (sctx->b.chip_class >= CIK) {
|
|
|
|
|
/* WD_SWITCH_ON_EOP has no effect on GPUs with less than
|
|
|
|
|
* 4 shader engines. Set 1 to pass the assertion below.
|
|
|
|
|
* The other cases are hardware requirements. */
|
|
|
|
|
if (sctx->b.screen->info.max_se < 4 ||
|
|
|
|
|
prim == PIPE_PRIM_POLYGON ||
|
|
|
|
|
prim == PIPE_PRIM_LINE_LOOP ||
|
|
|
|
|
prim == PIPE_PRIM_TRIANGLE_FAN ||
|
|
|
|
|
prim == PIPE_PRIM_TRIANGLE_STRIP_ADJACENCY ||
|
2015-10-18 22:22:22 +02:00
|
|
|
info->primitive_restart ||
|
|
|
|
|
info->count_from_stream_output)
|
2014-08-15 16:32:03 +02:00
|
|
|
wd_switch_on_eop = true;
|
|
|
|
|
|
|
|
|
|
/* Hawaii hangs if instancing is enabled and WD_SWITCH_ON_EOP is 0.
|
|
|
|
|
* We don't know that for indirect drawing, so treat it as
|
|
|
|
|
* always problematic. */
|
|
|
|
|
if (sctx->b.family == CHIP_HAWAII &&
|
|
|
|
|
(info->indirect || info->instance_count > 1))
|
|
|
|
|
wd_switch_on_eop = true;
|
|
|
|
|
|
2015-10-18 21:43:30 +02:00
|
|
|
/* Required on CIK and later. */
|
|
|
|
|
if (sctx->b.screen->info.max_se > 2 && !wd_switch_on_eop)
|
|
|
|
|
ia_switch_on_eoi = true;
|
|
|
|
|
|
2015-10-18 22:07:01 +02:00
|
|
|
/* Required by Hawaii and, for some special cases, by VI. */
|
|
|
|
|
if (ia_switch_on_eoi &&
|
|
|
|
|
(sctx->b.family == CHIP_HAWAII ||
|
|
|
|
|
(sctx->b.chip_class == VI &&
|
|
|
|
|
(sctx->gs_shader.cso || max_primgroup_in_wave != 2))))
|
|
|
|
|
partial_vs_wave = true;
|
|
|
|
|
|
2015-10-18 21:51:41 +02:00
|
|
|
/* Instancing bug on Bonaire. */
|
|
|
|
|
if (sctx->b.family == CHIP_BONAIRE && ia_switch_on_eoi &&
|
|
|
|
|
(info->indirect || info->instance_count > 1))
|
|
|
|
|
partial_vs_wave = true;
|
|
|
|
|
|
2014-08-15 16:32:03 +02:00
|
|
|
/* If the WD switch is false, the IA switch must be false too. */
|
|
|
|
|
assert(wd_switch_on_eop || !ia_switch_on_eop);
|
|
|
|
|
}
|
|
|
|
|
|
2015-10-18 22:17:04 +02:00
|
|
|
/* If SWITCH_ON_EOI is set, PARTIAL_ES_WAVE must be set too. */
|
|
|
|
|
if (ia_switch_on_eoi)
|
|
|
|
|
partial_es_wave = true;
|
|
|
|
|
|
2015-10-19 02:45:56 +02:00
|
|
|
/* GS requirement. */
|
|
|
|
|
if (SI_GS_PER_ES / primgroup_size >= sctx->screen->gs_table_depth - 3)
|
|
|
|
|
partial_es_wave = true;
|
|
|
|
|
|
2015-02-22 18:06:34 +01:00
|
|
|
/* Hw bug with single-primitive instances and SWITCH_ON_EOI
|
|
|
|
|
* on multi-SE chips. */
|
|
|
|
|
if (sctx->b.screen->info.max_se >= 2 && ia_switch_on_eoi &&
|
|
|
|
|
(info->indirect ||
|
|
|
|
|
(info->instance_count > 1 &&
|
2015-12-09 22:14:32 +01:00
|
|
|
si_num_prims_for_vertices(info) <= 1)))
|
2015-02-22 18:06:34 +01:00
|
|
|
sctx->b.flags |= SI_CONTEXT_VGT_FLUSH;
|
|
|
|
|
|
2014-08-15 16:32:03 +02:00
|
|
|
return S_028AA8_SWITCH_ON_EOP(ia_switch_on_eop) |
|
2015-02-22 18:06:34 +01:00
|
|
|
S_028AA8_SWITCH_ON_EOI(ia_switch_on_eoi) |
|
2014-08-15 22:45:10 +02:00
|
|
|
S_028AA8_PARTIAL_VS_WAVE_ON(partial_vs_wave) |
|
2015-02-22 18:06:34 +01:00
|
|
|
S_028AA8_PARTIAL_ES_WAVE_ON(partial_es_wave) |
|
2014-08-15 16:32:03 +02:00
|
|
|
S_028AA8_PRIMGROUP_SIZE(primgroup_size - 1) |
|
2015-04-16 20:44:54 +02:00
|
|
|
S_028AA8_WD_SWITCH_ON_EOP(sctx->b.chip_class >= CIK ? wd_switch_on_eop : 0) |
|
2015-10-18 22:07:01 +02:00
|
|
|
S_028AA8_MAX_PRIMGRP_IN_WAVE(sctx->b.chip_class >= VI ?
|
|
|
|
|
max_primgroup_in_wave : 0);
|
2014-08-15 16:32:03 +02:00
|
|
|
}
|
|
|
|
|
|
2015-02-22 18:07:51 +01:00
|
|
|
static unsigned si_get_ls_hs_config(struct si_context *sctx,
|
|
|
|
|
const struct pipe_draw_info *info,
|
|
|
|
|
unsigned num_patches)
|
|
|
|
|
{
|
|
|
|
|
unsigned num_output_cp;
|
|
|
|
|
|
2015-10-07 01:48:18 +02:00
|
|
|
if (!sctx->tes_shader.cso)
|
2015-02-22 18:07:51 +01:00
|
|
|
return 0;
|
|
|
|
|
|
2015-10-07 01:48:18 +02:00
|
|
|
num_output_cp = sctx->tcs_shader.cso ?
|
|
|
|
|
sctx->tcs_shader.cso->info.properties[TGSI_PROPERTY_TCS_VERTICES_OUT] :
|
2015-02-22 18:07:51 +01:00
|
|
|
info->vertices_per_patch;
|
|
|
|
|
|
|
|
|
|
return S_028B58_NUM_PATCHES(num_patches) |
|
|
|
|
|
S_028B58_HS_NUM_INPUT_CP(info->vertices_per_patch) |
|
|
|
|
|
S_028B58_HS_NUM_OUTPUT_CP(num_output_cp);
|
|
|
|
|
}
|
|
|
|
|
|
2015-03-15 20:13:52 +01:00
|
|
|
static void si_emit_scratch_reloc(struct si_context *sctx)
|
|
|
|
|
{
|
2015-11-07 14:00:30 +01:00
|
|
|
struct radeon_winsys_cs *cs = sctx->b.gfx.cs;
|
2015-03-15 20:13:52 +01:00
|
|
|
|
|
|
|
|
if (!sctx->emit_scratch_reloc)
|
|
|
|
|
return;
|
|
|
|
|
|
2015-08-30 01:54:00 +02:00
|
|
|
radeon_set_context_reg(cs, R_0286E8_SPI_TMPRING_SIZE,
|
2015-03-15 20:13:52 +01:00
|
|
|
sctx->spi_tmpring_size);
|
|
|
|
|
|
|
|
|
|
if (sctx->scratch_buffer) {
|
2015-11-07 14:00:30 +01:00
|
|
|
radeon_add_to_buffer_list(&sctx->b, &sctx->b.gfx,
|
2015-03-15 20:13:52 +01:00
|
|
|
sctx->scratch_buffer, RADEON_USAGE_READWRITE,
|
2015-09-26 23:18:55 +02:00
|
|
|
RADEON_PRIO_SCRATCH_BUFFER);
|
2015-03-15 20:13:52 +01:00
|
|
|
|
|
|
|
|
}
|
|
|
|
|
sctx->emit_scratch_reloc = false;
|
|
|
|
|
}
|
|
|
|
|
|
2015-01-31 20:09:46 +01:00
|
|
|
/* rast_prim is the primitive type after GS. */
|
2015-02-22 17:42:20 +01:00
|
|
|
static void si_emit_rasterizer_prim_state(struct si_context *sctx)
|
2014-12-07 16:40:09 +01:00
|
|
|
{
|
2015-11-07 14:00:30 +01:00
|
|
|
struct radeon_winsys_cs *cs = sctx->b.gfx.cs;
|
2015-02-22 17:42:20 +01:00
|
|
|
unsigned rast_prim = sctx->current_rast_prim;
|
2015-03-15 19:21:31 +01:00
|
|
|
struct si_state_rasterizer *rs = sctx->emitted.named.rasterizer;
|
2014-12-07 16:40:09 +01:00
|
|
|
|
2015-03-15 19:24:13 +01:00
|
|
|
/* Skip this if not rendering lines. */
|
|
|
|
|
if (rast_prim != PIPE_PRIM_LINES &&
|
|
|
|
|
rast_prim != PIPE_PRIM_LINE_LOOP &&
|
|
|
|
|
rast_prim != PIPE_PRIM_LINE_STRIP &&
|
|
|
|
|
rast_prim != PIPE_PRIM_LINES_ADJACENCY &&
|
|
|
|
|
rast_prim != PIPE_PRIM_LINE_STRIP_ADJACENCY)
|
|
|
|
|
return;
|
|
|
|
|
|
2015-03-15 19:21:31 +01:00
|
|
|
if (rast_prim == sctx->last_rast_prim &&
|
|
|
|
|
rs->pa_sc_line_stipple == sctx->last_sc_line_stipple)
|
2014-12-08 13:35:36 +01:00
|
|
|
return;
|
|
|
|
|
|
2015-08-30 01:54:00 +02:00
|
|
|
radeon_set_context_reg(cs, R_028A0C_PA_SC_LINE_STIPPLE,
|
2015-03-15 19:21:31 +01:00
|
|
|
rs->pa_sc_line_stipple |
|
2015-01-31 20:09:46 +01:00
|
|
|
S_028A0C_AUTO_RESET_CNTL(rast_prim == PIPE_PRIM_LINES ? 1 :
|
|
|
|
|
rast_prim == PIPE_PRIM_LINE_STRIP ? 2 : 0));
|
2014-12-07 16:40:09 +01:00
|
|
|
|
2015-01-31 20:09:46 +01:00
|
|
|
sctx->last_rast_prim = rast_prim;
|
2015-03-15 19:21:31 +01:00
|
|
|
sctx->last_sc_line_stipple = rs->pa_sc_line_stipple;
|
2014-12-07 16:40:09 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static void si_emit_draw_registers(struct si_context *sctx,
|
2015-02-22 17:42:20 +01:00
|
|
|
const struct pipe_draw_info *info)
|
2014-12-07 16:40:09 +01:00
|
|
|
{
|
2015-11-07 14:00:30 +01:00
|
|
|
struct radeon_winsys_cs *cs = sctx->b.gfx.cs;
|
2014-12-07 16:40:09 +01:00
|
|
|
unsigned prim = si_conv_pipe_prim(info->mode);
|
2015-02-22 17:42:20 +01:00
|
|
|
unsigned gs_out_prim = si_conv_prim_to_gs_out(sctx->current_rast_prim);
|
2015-02-22 18:07:51 +01:00
|
|
|
unsigned ia_multi_vgt_param, ls_hs_config, num_patches = 0;
|
2014-12-07 16:40:09 +01:00
|
|
|
|
2015-10-07 01:48:18 +02:00
|
|
|
if (sctx->tes_shader.cso)
|
2015-02-22 18:01:18 +01:00
|
|
|
si_emit_derived_tess_state(sctx, info, &num_patches);
|
|
|
|
|
|
2015-02-22 18:06:34 +01:00
|
|
|
ia_multi_vgt_param = si_get_ia_multi_vgt_param(sctx, info, num_patches);
|
2015-02-22 18:07:51 +01:00
|
|
|
ls_hs_config = si_get_ls_hs_config(sctx, info, num_patches);
|
2015-02-22 18:06:34 +01:00
|
|
|
|
2014-12-07 16:40:09 +01:00
|
|
|
/* Draw state. */
|
2014-12-07 20:23:56 +01:00
|
|
|
if (prim != sctx->last_prim ||
|
2015-02-22 18:07:51 +01:00
|
|
|
ia_multi_vgt_param != sctx->last_multi_vgt_param ||
|
|
|
|
|
ls_hs_config != sctx->last_ls_hs_config) {
|
2014-12-07 20:23:56 +01:00
|
|
|
if (sctx->b.chip_class >= CIK) {
|
|
|
|
|
radeon_emit(cs, PKT3(PKT3_DRAW_PREAMBLE, 2, 0));
|
|
|
|
|
radeon_emit(cs, prim); /* VGT_PRIMITIVE_TYPE */
|
|
|
|
|
radeon_emit(cs, ia_multi_vgt_param); /* IA_MULTI_VGT_PARAM */
|
2015-02-22 18:07:51 +01:00
|
|
|
radeon_emit(cs, ls_hs_config); /* VGT_LS_HS_CONFIG */
|
2014-12-07 20:23:56 +01:00
|
|
|
} else {
|
2015-08-30 01:54:00 +02:00
|
|
|
radeon_set_config_reg(cs, R_008958_VGT_PRIMITIVE_TYPE, prim);
|
|
|
|
|
radeon_set_context_reg(cs, R_028AA8_IA_MULTI_VGT_PARAM, ia_multi_vgt_param);
|
|
|
|
|
radeon_set_context_reg(cs, R_028B58_VGT_LS_HS_CONFIG, ls_hs_config);
|
2014-12-07 20:23:56 +01:00
|
|
|
}
|
|
|
|
|
sctx->last_prim = prim;
|
|
|
|
|
sctx->last_multi_vgt_param = ia_multi_vgt_param;
|
2015-02-22 18:07:51 +01:00
|
|
|
sctx->last_ls_hs_config = ls_hs_config;
|
2014-12-07 16:40:09 +01:00
|
|
|
}
|
|
|
|
|
|
2014-12-07 20:15:49 +01:00
|
|
|
if (gs_out_prim != sctx->last_gs_out_prim) {
|
2015-08-30 01:54:00 +02:00
|
|
|
radeon_set_context_reg(cs, R_028A6C_VGT_GS_OUT_PRIM_TYPE, gs_out_prim);
|
2014-12-07 20:15:49 +01:00
|
|
|
sctx->last_gs_out_prim = gs_out_prim;
|
|
|
|
|
}
|
2014-12-07 20:14:41 +01:00
|
|
|
|
|
|
|
|
/* Primitive restart. */
|
|
|
|
|
if (info->primitive_restart != sctx->last_primitive_restart_en) {
|
2015-08-30 01:54:00 +02:00
|
|
|
radeon_set_context_reg(cs, R_028A94_VGT_MULTI_PRIM_IB_RESET_EN, info->primitive_restart);
|
2014-12-07 20:14:41 +01:00
|
|
|
sctx->last_primitive_restart_en = info->primitive_restart;
|
|
|
|
|
|
|
|
|
|
if (info->primitive_restart &&
|
|
|
|
|
(info->restart_index != sctx->last_restart_index ||
|
|
|
|
|
sctx->last_restart_index == SI_RESTART_INDEX_UNKNOWN)) {
|
2015-08-30 01:54:00 +02:00
|
|
|
radeon_set_context_reg(cs, R_02840C_VGT_MULTI_PRIM_IB_RESET_INDX,
|
2014-12-07 20:14:41 +01:00
|
|
|
info->restart_index);
|
|
|
|
|
sctx->last_restart_index = info->restart_index;
|
|
|
|
|
}
|
|
|
|
|
}
|
2014-12-07 16:40:09 +01:00
|
|
|
}
|
|
|
|
|
|
2014-12-07 15:52:15 +01:00
|
|
|
static void si_emit_draw_packets(struct si_context *sctx,
|
|
|
|
|
const struct pipe_draw_info *info,
|
|
|
|
|
const struct pipe_index_buffer *ib)
|
2012-08-03 10:26:01 +02:00
|
|
|
{
|
2015-11-07 14:00:30 +01:00
|
|
|
struct radeon_winsys_cs *cs = sctx->b.gfx.cs;
|
2014-09-15 23:34:28 +02:00
|
|
|
unsigned sh_base_reg = sctx->shader_userdata.sh_base[PIPE_SHADER_VERTEX];
|
2015-11-07 16:30:01 +01:00
|
|
|
bool render_cond_bit = sctx->b.render_cond && !sctx->b.render_cond_force_off;
|
2012-08-03 10:26:01 +02:00
|
|
|
|
2013-08-26 18:17:09 +02:00
|
|
|
if (info->count_from_stream_output) {
|
|
|
|
|
struct r600_so_target *t =
|
|
|
|
|
(struct r600_so_target*)info->count_from_stream_output;
|
2014-08-06 22:29:27 +02:00
|
|
|
uint64_t va = t->buf_filled_size->gpu_address +
|
|
|
|
|
t->buf_filled_size_offset;
|
2013-08-26 18:17:09 +02:00
|
|
|
|
2015-08-30 01:54:00 +02:00
|
|
|
radeon_set_context_reg(cs, R_028B30_VGT_STRMOUT_DRAW_OPAQUE_VERTEX_STRIDE,
|
2014-12-07 15:52:15 +01:00
|
|
|
t->stride_in_dw);
|
|
|
|
|
|
|
|
|
|
radeon_emit(cs, PKT3(PKT3_COPY_DATA, 4, 0));
|
|
|
|
|
radeon_emit(cs, COPY_DATA_SRC_SEL(COPY_DATA_MEM) |
|
|
|
|
|
COPY_DATA_DST_SEL(COPY_DATA_REG) |
|
|
|
|
|
COPY_DATA_WR_CONFIRM);
|
|
|
|
|
radeon_emit(cs, va); /* src address lo */
|
|
|
|
|
radeon_emit(cs, va >> 32); /* src address hi */
|
|
|
|
|
radeon_emit(cs, R_028B2C_VGT_STRMOUT_DRAW_OPAQUE_BUFFER_FILLED_SIZE >> 2);
|
|
|
|
|
radeon_emit(cs, 0); /* unused */
|
|
|
|
|
|
2015-11-07 14:00:30 +01:00
|
|
|
radeon_add_to_buffer_list(&sctx->b, &sctx->b.gfx,
|
2014-12-07 15:52:15 +01:00
|
|
|
t->buf_filled_size, RADEON_USAGE_READ,
|
2015-09-26 23:18:55 +02:00
|
|
|
RADEON_PRIO_SO_FILLED_SIZE);
|
2013-08-26 18:17:09 +02:00
|
|
|
}
|
|
|
|
|
|
2012-08-03 10:26:01 +02:00
|
|
|
/* draw packet */
|
2014-12-07 15:52:15 +01:00
|
|
|
if (info->indexed) {
|
|
|
|
|
radeon_emit(cs, PKT3(PKT3_INDEX_TYPE, 0, 0));
|
|
|
|
|
|
2015-04-16 20:44:54 +02:00
|
|
|
/* index type */
|
|
|
|
|
switch (ib->index_size) {
|
|
|
|
|
case 1:
|
|
|
|
|
radeon_emit(cs, V_028A7C_VGT_INDEX_8);
|
|
|
|
|
break;
|
|
|
|
|
case 2:
|
|
|
|
|
radeon_emit(cs, V_028A7C_VGT_INDEX_16 |
|
|
|
|
|
(SI_BIG_ENDIAN && sctx->b.chip_class <= CIK ?
|
|
|
|
|
V_028A7C_VGT_DMA_SWAP_16_BIT : 0));
|
|
|
|
|
break;
|
|
|
|
|
case 4:
|
|
|
|
|
radeon_emit(cs, V_028A7C_VGT_INDEX_32 |
|
|
|
|
|
(SI_BIG_ENDIAN && sctx->b.chip_class <= CIK ?
|
|
|
|
|
V_028A7C_VGT_DMA_SWAP_32_BIT : 0));
|
|
|
|
|
break;
|
|
|
|
|
default:
|
|
|
|
|
assert(!"unreachable");
|
|
|
|
|
return;
|
2014-12-07 15:52:15 +01:00
|
|
|
}
|
2012-08-03 10:26:01 +02:00
|
|
|
}
|
|
|
|
|
|
2014-04-23 16:15:36 +02:00
|
|
|
if (!info->indirect) {
|
2014-12-07 20:04:40 +01:00
|
|
|
int base_vertex;
|
|
|
|
|
|
2014-12-07 15:52:15 +01:00
|
|
|
radeon_emit(cs, PKT3(PKT3_NUM_INSTANCES, 0, 0));
|
|
|
|
|
radeon_emit(cs, info->instance_count);
|
|
|
|
|
|
2014-12-07 20:04:40 +01:00
|
|
|
/* Base vertex and start instance. */
|
|
|
|
|
base_vertex = info->indexed ? info->index_bias : info->start;
|
|
|
|
|
|
|
|
|
|
if (base_vertex != sctx->last_base_vertex ||
|
|
|
|
|
sctx->last_base_vertex == SI_BASE_VERTEX_UNKNOWN ||
|
|
|
|
|
info->start_instance != sctx->last_start_instance ||
|
|
|
|
|
sh_base_reg != sctx->last_sh_base_reg) {
|
2015-08-30 01:54:00 +02:00
|
|
|
radeon_set_sh_reg_seq(cs, sh_base_reg + SI_SGPR_BASE_VERTEX * 4, 2);
|
2014-12-07 20:04:40 +01:00
|
|
|
radeon_emit(cs, base_vertex);
|
|
|
|
|
radeon_emit(cs, info->start_instance);
|
|
|
|
|
|
|
|
|
|
sctx->last_base_vertex = base_vertex;
|
|
|
|
|
sctx->last_start_instance = info->start_instance;
|
|
|
|
|
sctx->last_sh_base_reg = sh_base_reg;
|
|
|
|
|
}
|
2014-04-24 03:03:43 +02:00
|
|
|
} else {
|
2014-12-07 20:04:40 +01:00
|
|
|
si_invalidate_draw_sh_constants(sctx);
|
|
|
|
|
|
2015-11-07 14:00:30 +01:00
|
|
|
radeon_add_to_buffer_list(&sctx->b, &sctx->b.gfx,
|
2014-12-07 15:52:15 +01:00
|
|
|
(struct r600_resource *)info->indirect,
|
2015-09-26 23:18:55 +02:00
|
|
|
RADEON_USAGE_READ, RADEON_PRIO_DRAW_INDIRECT);
|
2014-04-23 16:15:36 +02:00
|
|
|
}
|
|
|
|
|
|
2012-08-03 10:26:01 +02:00
|
|
|
if (info->indexed) {
|
2014-12-07 15:52:15 +01:00
|
|
|
uint32_t index_max_size = (ib->buffer->width0 - ib->offset) /
|
|
|
|
|
ib->index_size;
|
|
|
|
|
uint64_t index_va = r600_resource(ib->buffer)->gpu_address + ib->offset;
|
2012-08-03 10:26:01 +02:00
|
|
|
|
2015-11-07 14:00:30 +01:00
|
|
|
radeon_add_to_buffer_list(&sctx->b, &sctx->b.gfx,
|
2014-12-07 15:52:15 +01:00
|
|
|
(struct r600_resource *)ib->buffer,
|
2015-09-26 23:18:55 +02:00
|
|
|
RADEON_USAGE_READ, RADEON_PRIO_INDEX_BUFFER);
|
2014-04-24 03:03:43 +02:00
|
|
|
|
|
|
|
|
if (info->indirect) {
|
2014-08-06 22:29:27 +02:00
|
|
|
uint64_t indirect_va = r600_resource(info->indirect)->gpu_address;
|
2014-12-07 15:52:15 +01:00
|
|
|
|
|
|
|
|
assert(indirect_va % 8 == 0);
|
|
|
|
|
assert(index_va % 2 == 0);
|
|
|
|
|
assert(info->indirect_offset % 4 == 0);
|
|
|
|
|
|
|
|
|
|
radeon_emit(cs, PKT3(PKT3_SET_BASE, 2, 0));
|
|
|
|
|
radeon_emit(cs, 1);
|
|
|
|
|
radeon_emit(cs, indirect_va);
|
|
|
|
|
radeon_emit(cs, indirect_va >> 32);
|
|
|
|
|
|
|
|
|
|
radeon_emit(cs, PKT3(PKT3_INDEX_BASE, 1, 0));
|
|
|
|
|
radeon_emit(cs, index_va);
|
|
|
|
|
radeon_emit(cs, index_va >> 32);
|
|
|
|
|
|
|
|
|
|
radeon_emit(cs, PKT3(PKT3_INDEX_BUFFER_SIZE, 0, 0));
|
|
|
|
|
radeon_emit(cs, index_max_size);
|
|
|
|
|
|
2015-11-07 14:45:58 +01:00
|
|
|
radeon_emit(cs, PKT3(PKT3_DRAW_INDEX_INDIRECT, 3, render_cond_bit));
|
2014-12-07 15:52:15 +01:00
|
|
|
radeon_emit(cs, info->indirect_offset);
|
|
|
|
|
radeon_emit(cs, (sh_base_reg + SI_SGPR_BASE_VERTEX * 4 - SI_SH_REG_OFFSET) >> 2);
|
|
|
|
|
radeon_emit(cs, (sh_base_reg + SI_SGPR_START_INSTANCE * 4 - SI_SH_REG_OFFSET) >> 2);
|
|
|
|
|
radeon_emit(cs, V_0287F0_DI_SRC_SEL_DMA);
|
2014-04-24 03:03:43 +02:00
|
|
|
} else {
|
2014-12-07 15:52:15 +01:00
|
|
|
index_va += info->start * ib->index_size;
|
|
|
|
|
|
2015-11-07 14:45:58 +01:00
|
|
|
radeon_emit(cs, PKT3(PKT3_DRAW_INDEX_2, 4, render_cond_bit));
|
2014-12-07 15:52:15 +01:00
|
|
|
radeon_emit(cs, index_max_size);
|
|
|
|
|
radeon_emit(cs, index_va);
|
|
|
|
|
radeon_emit(cs, (index_va >> 32UL) & 0xFF);
|
|
|
|
|
radeon_emit(cs, info->count);
|
|
|
|
|
radeon_emit(cs, V_0287F0_DI_SRC_SEL_DMA);
|
2014-04-24 03:03:43 +02:00
|
|
|
}
|
2012-08-03 10:26:01 +02:00
|
|
|
} else {
|
2014-04-24 03:03:43 +02:00
|
|
|
if (info->indirect) {
|
2014-08-06 22:29:27 +02:00
|
|
|
uint64_t indirect_va = r600_resource(info->indirect)->gpu_address;
|
2014-12-07 15:52:15 +01:00
|
|
|
|
|
|
|
|
assert(indirect_va % 8 == 0);
|
|
|
|
|
assert(info->indirect_offset % 4 == 0);
|
|
|
|
|
|
|
|
|
|
radeon_emit(cs, PKT3(PKT3_SET_BASE, 2, 0));
|
|
|
|
|
radeon_emit(cs, 1);
|
|
|
|
|
radeon_emit(cs, indirect_va);
|
|
|
|
|
radeon_emit(cs, indirect_va >> 32);
|
|
|
|
|
|
2015-11-07 14:45:58 +01:00
|
|
|
radeon_emit(cs, PKT3(PKT3_DRAW_INDIRECT, 3, render_cond_bit));
|
2014-12-07 15:52:15 +01:00
|
|
|
radeon_emit(cs, info->indirect_offset);
|
|
|
|
|
radeon_emit(cs, (sh_base_reg + SI_SGPR_BASE_VERTEX * 4 - SI_SH_REG_OFFSET) >> 2);
|
|
|
|
|
radeon_emit(cs, (sh_base_reg + SI_SGPR_START_INSTANCE * 4 - SI_SH_REG_OFFSET) >> 2);
|
|
|
|
|
radeon_emit(cs, V_0287F0_DI_SRC_SEL_AUTO_INDEX);
|
2014-04-24 03:03:43 +02:00
|
|
|
} else {
|
2015-11-07 14:45:58 +01:00
|
|
|
radeon_emit(cs, PKT3(PKT3_DRAW_INDEX_AUTO, 1, render_cond_bit));
|
2014-12-07 15:52:15 +01:00
|
|
|
radeon_emit(cs, info->count);
|
|
|
|
|
radeon_emit(cs, V_0287F0_DI_SRC_SEL_AUTO_INDEX |
|
|
|
|
|
S_0287F0_USE_OPAQUE(!!info->count_from_stream_output));
|
2014-04-24 03:03:43 +02:00
|
|
|
}
|
2012-08-03 10:26:01 +02:00
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
2015-08-28 23:52:47 +02:00
|
|
|
void si_emit_cache_flush(struct si_context *si_ctx, struct r600_atom *atom)
|
radeonsi: simplify and improve flushing
This mimics r600g. The R600_CONTEXT_xxx flags are added to rctx->b.flags
and si_emit_cache_flush emits the packets. That's it. The shared radeon code
tells us when the streamout cache should be flushed, so we have to check
the flags anyway.
There is a new atom "cache_flush", because caches must be flushed *after*
resource descriptors are changed in memory.
Functional changes:
* Write caches are flushed at the end of CS and read caches are flushed
at its beginning.
* Sampler view states are removed from si_state, they only held the flush
flags.
* Everytime a shader is changed, the I cache is flushed. Is this needed?
Due to a hw bug, this also flushes the K cache.
* The WRITE_DATA packet is changed to use TC, which fixes a rendering issue
in openarena. I'm not sure how TC interacts with CP DMA, but for now it
seems to work better than any other solution I tried. (BTW CIK allows us
to use TC for CP DMA.)
* Flush the K cache instead of the texture cache when updating resource
descriptors (due to a hw bug, this also flushes the I cache).
I think the K cache flush is correct here, but I'm not sure if the texture
cache should be flushed too (probably not considering we use TC
for WRITE_DATA, but we don't use TC for CP DMA).
* The number of resource contexts is decreased to 16. With all of these cache
changes, 4 doesn't work, but 8 works, which suggests I'm actually doing
the right thing here and the pipeline isn't drained during flushes.
Reviewed-by: Michel Dänzer <michel.daenzer@amd.com>
Reviewed-by: Christian König <christian.koenig@amd.com>
Tested-by: Tom Stellard <thomas.stellard@amd.com>
2013-08-26 17:19:39 +02:00
|
|
|
{
|
2015-08-28 23:52:47 +02:00
|
|
|
struct r600_common_context *sctx = &si_ctx->b;
|
2015-11-07 14:00:30 +01:00
|
|
|
struct radeon_winsys_cs *cs = sctx->gfx.cs;
|
radeonsi: simplify and improve flushing
This mimics r600g. The R600_CONTEXT_xxx flags are added to rctx->b.flags
and si_emit_cache_flush emits the packets. That's it. The shared radeon code
tells us when the streamout cache should be flushed, so we have to check
the flags anyway.
There is a new atom "cache_flush", because caches must be flushed *after*
resource descriptors are changed in memory.
Functional changes:
* Write caches are flushed at the end of CS and read caches are flushed
at its beginning.
* Sampler view states are removed from si_state, they only held the flush
flags.
* Everytime a shader is changed, the I cache is flushed. Is this needed?
Due to a hw bug, this also flushes the K cache.
* The WRITE_DATA packet is changed to use TC, which fixes a rendering issue
in openarena. I'm not sure how TC interacts with CP DMA, but for now it
seems to work better than any other solution I tried. (BTW CIK allows us
to use TC for CP DMA.)
* Flush the K cache instead of the texture cache when updating resource
descriptors (due to a hw bug, this also flushes the I cache).
I think the K cache flush is correct here, but I'm not sure if the texture
cache should be flushed too (probably not considering we use TC
for WRITE_DATA, but we don't use TC for CP DMA).
* The number of resource contexts is decreased to 16. With all of these cache
changes, 4 doesn't work, but 8 works, which suggests I'm actually doing
the right thing here and the pipeline isn't drained during flushes.
Reviewed-by: Michel Dänzer <michel.daenzer@amd.com>
Reviewed-by: Christian König <christian.koenig@amd.com>
Tested-by: Tom Stellard <thomas.stellard@amd.com>
2013-08-26 17:19:39 +02:00
|
|
|
uint32_t cp_coher_cntl = 0;
|
2014-09-20 11:48:58 +02:00
|
|
|
uint32_t compute =
|
2014-12-29 14:02:46 +01:00
|
|
|
PKT3_SHADER_TYPE_S(!!(sctx->flags & SI_CONTEXT_FLAG_COMPUTE));
|
radeonsi: simplify and improve flushing
This mimics r600g. The R600_CONTEXT_xxx flags are added to rctx->b.flags
and si_emit_cache_flush emits the packets. That's it. The shared radeon code
tells us when the streamout cache should be flushed, so we have to check
the flags anyway.
There is a new atom "cache_flush", because caches must be flushed *after*
resource descriptors are changed in memory.
Functional changes:
* Write caches are flushed at the end of CS and read caches are flushed
at its beginning.
* Sampler view states are removed from si_state, they only held the flush
flags.
* Everytime a shader is changed, the I cache is flushed. Is this needed?
Due to a hw bug, this also flushes the K cache.
* The WRITE_DATA packet is changed to use TC, which fixes a rendering issue
in openarena. I'm not sure how TC interacts with CP DMA, but for now it
seems to work better than any other solution I tried. (BTW CIK allows us
to use TC for CP DMA.)
* Flush the K cache instead of the texture cache when updating resource
descriptors (due to a hw bug, this also flushes the I cache).
I think the K cache flush is correct here, but I'm not sure if the texture
cache should be flushed too (probably not considering we use TC
for WRITE_DATA, but we don't use TC for CP DMA).
* The number of resource contexts is decreased to 16. With all of these cache
changes, 4 doesn't work, but 8 works, which suggests I'm actually doing
the right thing here and the pipeline isn't drained during flushes.
Reviewed-by: Michel Dänzer <michel.daenzer@amd.com>
Reviewed-by: Christian König <christian.koenig@amd.com>
Tested-by: Tom Stellard <thomas.stellard@amd.com>
2013-08-26 17:19:39 +02:00
|
|
|
|
2014-12-28 23:11:38 +01:00
|
|
|
/* SI has a bug that it always flushes ICACHE and KCACHE if either
|
2015-02-19 13:03:54 +01:00
|
|
|
* bit is set. An alternative way is to write SQC_CACHES, but that
|
|
|
|
|
* doesn't seem to work reliably. Since the bug doesn't affect
|
|
|
|
|
* correctness (it only does more work than necessary) and
|
|
|
|
|
* the performance impact is likely negligible, there is no plan
|
|
|
|
|
* to fix it.
|
|
|
|
|
*/
|
|
|
|
|
|
|
|
|
|
if (sctx->flags & SI_CONTEXT_INV_ICACHE)
|
|
|
|
|
cp_coher_cntl |= S_0085F0_SH_ICACHE_ACTION_ENA(1);
|
2015-11-06 21:11:16 +01:00
|
|
|
if (sctx->flags & SI_CONTEXT_INV_SMEM_L1)
|
2015-02-19 13:03:54 +01:00
|
|
|
cp_coher_cntl |= S_0085F0_SH_KCACHE_ACTION_ENA(1);
|
2014-12-29 14:02:46 +01:00
|
|
|
|
2015-11-06 21:11:16 +01:00
|
|
|
if (sctx->flags & SI_CONTEXT_INV_VMEM_L1)
|
2014-12-29 14:02:46 +01:00
|
|
|
cp_coher_cntl |= S_0085F0_TCL1_ACTION_ENA(1);
|
2015-11-06 21:11:16 +01:00
|
|
|
if (sctx->flags & SI_CONTEXT_INV_GLOBAL_L2) {
|
2014-12-29 14:02:46 +01:00
|
|
|
cp_coher_cntl |= S_0085F0_TC_ACTION_ENA(1);
|
|
|
|
|
|
2015-04-16 20:44:54 +02:00
|
|
|
/* TODO: this might not be needed. */
|
|
|
|
|
if (sctx->chip_class >= VI)
|
|
|
|
|
cp_coher_cntl |= S_0301F0_TC_WB_ACTION_ENA(1);
|
|
|
|
|
}
|
|
|
|
|
|
2014-12-29 14:02:46 +01:00
|
|
|
if (sctx->flags & SI_CONTEXT_FLUSH_AND_INV_CB) {
|
radeonsi: simplify and improve flushing
This mimics r600g. The R600_CONTEXT_xxx flags are added to rctx->b.flags
and si_emit_cache_flush emits the packets. That's it. The shared radeon code
tells us when the streamout cache should be flushed, so we have to check
the flags anyway.
There is a new atom "cache_flush", because caches must be flushed *after*
resource descriptors are changed in memory.
Functional changes:
* Write caches are flushed at the end of CS and read caches are flushed
at its beginning.
* Sampler view states are removed from si_state, they only held the flush
flags.
* Everytime a shader is changed, the I cache is flushed. Is this needed?
Due to a hw bug, this also flushes the K cache.
* The WRITE_DATA packet is changed to use TC, which fixes a rendering issue
in openarena. I'm not sure how TC interacts with CP DMA, but for now it
seems to work better than any other solution I tried. (BTW CIK allows us
to use TC for CP DMA.)
* Flush the K cache instead of the texture cache when updating resource
descriptors (due to a hw bug, this also flushes the I cache).
I think the K cache flush is correct here, but I'm not sure if the texture
cache should be flushed too (probably not considering we use TC
for WRITE_DATA, but we don't use TC for CP DMA).
* The number of resource contexts is decreased to 16. With all of these cache
changes, 4 doesn't work, but 8 works, which suggests I'm actually doing
the right thing here and the pipeline isn't drained during flushes.
Reviewed-by: Michel Dänzer <michel.daenzer@amd.com>
Reviewed-by: Christian König <christian.koenig@amd.com>
Tested-by: Tom Stellard <thomas.stellard@amd.com>
2013-08-26 17:19:39 +02:00
|
|
|
cp_coher_cntl |= S_0085F0_CB_ACTION_ENA(1) |
|
|
|
|
|
S_0085F0_CB0_DEST_BASE_ENA(1) |
|
|
|
|
|
S_0085F0_CB1_DEST_BASE_ENA(1) |
|
|
|
|
|
S_0085F0_CB2_DEST_BASE_ENA(1) |
|
|
|
|
|
S_0085F0_CB3_DEST_BASE_ENA(1) |
|
|
|
|
|
S_0085F0_CB4_DEST_BASE_ENA(1) |
|
|
|
|
|
S_0085F0_CB5_DEST_BASE_ENA(1) |
|
|
|
|
|
S_0085F0_CB6_DEST_BASE_ENA(1) |
|
|
|
|
|
S_0085F0_CB7_DEST_BASE_ENA(1);
|
2015-10-21 00:10:38 +02:00
|
|
|
|
|
|
|
|
/* Necessary for DCC */
|
|
|
|
|
if (sctx->chip_class >= VI) {
|
|
|
|
|
radeon_emit(cs, PKT3(PKT3_EVENT_WRITE_EOP, 4, 0) | compute);
|
|
|
|
|
radeon_emit(cs, EVENT_TYPE(V_028A90_FLUSH_AND_INV_CB_DATA_TS) |
|
|
|
|
|
EVENT_INDEX(5));
|
|
|
|
|
radeon_emit(cs, 0);
|
|
|
|
|
radeon_emit(cs, 0);
|
|
|
|
|
radeon_emit(cs, 0);
|
|
|
|
|
radeon_emit(cs, 0);
|
|
|
|
|
}
|
radeonsi: simplify and improve flushing
This mimics r600g. The R600_CONTEXT_xxx flags are added to rctx->b.flags
and si_emit_cache_flush emits the packets. That's it. The shared radeon code
tells us when the streamout cache should be flushed, so we have to check
the flags anyway.
There is a new atom "cache_flush", because caches must be flushed *after*
resource descriptors are changed in memory.
Functional changes:
* Write caches are flushed at the end of CS and read caches are flushed
at its beginning.
* Sampler view states are removed from si_state, they only held the flush
flags.
* Everytime a shader is changed, the I cache is flushed. Is this needed?
Due to a hw bug, this also flushes the K cache.
* The WRITE_DATA packet is changed to use TC, which fixes a rendering issue
in openarena. I'm not sure how TC interacts with CP DMA, but for now it
seems to work better than any other solution I tried. (BTW CIK allows us
to use TC for CP DMA.)
* Flush the K cache instead of the texture cache when updating resource
descriptors (due to a hw bug, this also flushes the I cache).
I think the K cache flush is correct here, but I'm not sure if the texture
cache should be flushed too (probably not considering we use TC
for WRITE_DATA, but we don't use TC for CP DMA).
* The number of resource contexts is decreased to 16. With all of these cache
changes, 4 doesn't work, but 8 works, which suggests I'm actually doing
the right thing here and the pipeline isn't drained during flushes.
Reviewed-by: Michel Dänzer <michel.daenzer@amd.com>
Reviewed-by: Christian König <christian.koenig@amd.com>
Tested-by: Tom Stellard <thomas.stellard@amd.com>
2013-08-26 17:19:39 +02:00
|
|
|
}
|
2014-12-29 14:02:46 +01:00
|
|
|
if (sctx->flags & SI_CONTEXT_FLUSH_AND_INV_DB) {
|
radeonsi: simplify and improve flushing
This mimics r600g. The R600_CONTEXT_xxx flags are added to rctx->b.flags
and si_emit_cache_flush emits the packets. That's it. The shared radeon code
tells us when the streamout cache should be flushed, so we have to check
the flags anyway.
There is a new atom "cache_flush", because caches must be flushed *after*
resource descriptors are changed in memory.
Functional changes:
* Write caches are flushed at the end of CS and read caches are flushed
at its beginning.
* Sampler view states are removed from si_state, they only held the flush
flags.
* Everytime a shader is changed, the I cache is flushed. Is this needed?
Due to a hw bug, this also flushes the K cache.
* The WRITE_DATA packet is changed to use TC, which fixes a rendering issue
in openarena. I'm not sure how TC interacts with CP DMA, but for now it
seems to work better than any other solution I tried. (BTW CIK allows us
to use TC for CP DMA.)
* Flush the K cache instead of the texture cache when updating resource
descriptors (due to a hw bug, this also flushes the I cache).
I think the K cache flush is correct here, but I'm not sure if the texture
cache should be flushed too (probably not considering we use TC
for WRITE_DATA, but we don't use TC for CP DMA).
* The number of resource contexts is decreased to 16. With all of these cache
changes, 4 doesn't work, but 8 works, which suggests I'm actually doing
the right thing here and the pipeline isn't drained during flushes.
Reviewed-by: Michel Dänzer <michel.daenzer@amd.com>
Reviewed-by: Christian König <christian.koenig@amd.com>
Tested-by: Tom Stellard <thomas.stellard@amd.com>
2013-08-26 17:19:39 +02:00
|
|
|
cp_coher_cntl |= S_0085F0_DB_ACTION_ENA(1) |
|
|
|
|
|
S_0085F0_DB_DEST_BASE_ENA(1);
|
|
|
|
|
}
|
|
|
|
|
|
2014-12-29 14:02:46 +01:00
|
|
|
if (sctx->flags & SI_CONTEXT_FLUSH_AND_INV_CB_META) {
|
2014-09-20 11:48:58 +02:00
|
|
|
radeon_emit(cs, PKT3(PKT3_EVENT_WRITE, 0, 0) | compute);
|
radeonsi: simplify and improve flushing
This mimics r600g. The R600_CONTEXT_xxx flags are added to rctx->b.flags
and si_emit_cache_flush emits the packets. That's it. The shared radeon code
tells us when the streamout cache should be flushed, so we have to check
the flags anyway.
There is a new atom "cache_flush", because caches must be flushed *after*
resource descriptors are changed in memory.
Functional changes:
* Write caches are flushed at the end of CS and read caches are flushed
at its beginning.
* Sampler view states are removed from si_state, they only held the flush
flags.
* Everytime a shader is changed, the I cache is flushed. Is this needed?
Due to a hw bug, this also flushes the K cache.
* The WRITE_DATA packet is changed to use TC, which fixes a rendering issue
in openarena. I'm not sure how TC interacts with CP DMA, but for now it
seems to work better than any other solution I tried. (BTW CIK allows us
to use TC for CP DMA.)
* Flush the K cache instead of the texture cache when updating resource
descriptors (due to a hw bug, this also flushes the I cache).
I think the K cache flush is correct here, but I'm not sure if the texture
cache should be flushed too (probably not considering we use TC
for WRITE_DATA, but we don't use TC for CP DMA).
* The number of resource contexts is decreased to 16. With all of these cache
changes, 4 doesn't work, but 8 works, which suggests I'm actually doing
the right thing here and the pipeline isn't drained during flushes.
Reviewed-by: Michel Dänzer <michel.daenzer@amd.com>
Reviewed-by: Christian König <christian.koenig@amd.com>
Tested-by: Tom Stellard <thomas.stellard@amd.com>
2013-08-26 17:19:39 +02:00
|
|
|
radeon_emit(cs, EVENT_TYPE(V_028A90_FLUSH_AND_INV_CB_META) | EVENT_INDEX(0));
|
|
|
|
|
}
|
2014-12-29 14:02:46 +01:00
|
|
|
if (sctx->flags & SI_CONTEXT_FLUSH_AND_INV_DB_META) {
|
2014-09-20 11:48:58 +02:00
|
|
|
radeon_emit(cs, PKT3(PKT3_EVENT_WRITE, 0, 0) | compute);
|
2013-12-17 00:46:45 +01:00
|
|
|
radeon_emit(cs, EVENT_TYPE(V_028A90_FLUSH_AND_INV_DB_META) | EVENT_INDEX(0));
|
|
|
|
|
}
|
2014-12-29 14:02:46 +01:00
|
|
|
if (sctx->flags & SI_CONTEXT_FLUSH_WITH_INV_L2) {
|
2014-09-20 11:48:58 +02:00
|
|
|
radeon_emit(cs, PKT3(PKT3_EVENT_WRITE, 0, 0) | compute);
|
|
|
|
|
radeon_emit(cs, EVENT_TYPE(EVENT_TYPE_CACHE_FLUSH) | EVENT_INDEX(7) |
|
|
|
|
|
EVENT_WRITE_INV_L2);
|
|
|
|
|
}
|
radeonsi: simplify and improve flushing
This mimics r600g. The R600_CONTEXT_xxx flags are added to rctx->b.flags
and si_emit_cache_flush emits the packets. That's it. The shared radeon code
tells us when the streamout cache should be flushed, so we have to check
the flags anyway.
There is a new atom "cache_flush", because caches must be flushed *after*
resource descriptors are changed in memory.
Functional changes:
* Write caches are flushed at the end of CS and read caches are flushed
at its beginning.
* Sampler view states are removed from si_state, they only held the flush
flags.
* Everytime a shader is changed, the I cache is flushed. Is this needed?
Due to a hw bug, this also flushes the K cache.
* The WRITE_DATA packet is changed to use TC, which fixes a rendering issue
in openarena. I'm not sure how TC interacts with CP DMA, but for now it
seems to work better than any other solution I tried. (BTW CIK allows us
to use TC for CP DMA.)
* Flush the K cache instead of the texture cache when updating resource
descriptors (due to a hw bug, this also flushes the I cache).
I think the K cache flush is correct here, but I'm not sure if the texture
cache should be flushed too (probably not considering we use TC
for WRITE_DATA, but we don't use TC for CP DMA).
* The number of resource contexts is decreased to 16. With all of these cache
changes, 4 doesn't work, but 8 works, which suggests I'm actually doing
the right thing here and the pipeline isn't drained during flushes.
Reviewed-by: Michel Dänzer <michel.daenzer@amd.com>
Reviewed-by: Christian König <christian.koenig@amd.com>
Tested-by: Tom Stellard <thomas.stellard@amd.com>
2013-08-26 17:19:39 +02:00
|
|
|
|
2014-12-30 18:41:25 +01:00
|
|
|
/* FLUSH_AND_INV events must be emitted before PS_PARTIAL_FLUSH.
|
|
|
|
|
* Otherwise, clearing CMASK (CB meta) with CP DMA isn't reliable.
|
|
|
|
|
*
|
|
|
|
|
* I think the reason is that FLUSH_AND_INV is only added to a queue
|
|
|
|
|
* and it is PS_PARTIAL_FLUSH that waits for it to complete.
|
|
|
|
|
*/
|
2014-12-29 14:02:46 +01:00
|
|
|
if (sctx->flags & SI_CONTEXT_PS_PARTIAL_FLUSH) {
|
2014-09-20 11:48:58 +02:00
|
|
|
radeon_emit(cs, PKT3(PKT3_EVENT_WRITE, 0, 0) | compute);
|
2013-09-22 21:47:35 +02:00
|
|
|
radeon_emit(cs, EVENT_TYPE(V_028A90_PS_PARTIAL_FLUSH) | EVENT_INDEX(4));
|
2014-12-30 16:45:51 +01:00
|
|
|
} else if (sctx->flags & SI_CONTEXT_VS_PARTIAL_FLUSH) {
|
2014-09-20 11:48:58 +02:00
|
|
|
radeon_emit(cs, PKT3(PKT3_EVENT_WRITE, 0, 0) | compute);
|
2013-09-02 12:57:46 +02:00
|
|
|
radeon_emit(cs, EVENT_TYPE(V_028A90_VS_PARTIAL_FLUSH) | EVENT_INDEX(4));
|
|
|
|
|
}
|
2014-12-29 14:02:46 +01:00
|
|
|
if (sctx->flags & SI_CONTEXT_CS_PARTIAL_FLUSH) {
|
2014-09-20 11:54:46 +02:00
|
|
|
radeon_emit(cs, PKT3(PKT3_EVENT_WRITE, 0, 0) | compute);
|
|
|
|
|
radeon_emit(cs, EVENT_TYPE(V_028A90_CS_PARTIAL_FLUSH | EVENT_INDEX(4)));
|
|
|
|
|
}
|
2014-12-29 14:02:46 +01:00
|
|
|
if (sctx->flags & SI_CONTEXT_VGT_FLUSH) {
|
2014-09-20 11:48:58 +02:00
|
|
|
radeon_emit(cs, PKT3(PKT3_EVENT_WRITE, 0, 0) | compute);
|
2013-11-21 16:45:28 +09:00
|
|
|
radeon_emit(cs, EVENT_TYPE(V_028A90_VGT_FLUSH) | EVENT_INDEX(0));
|
|
|
|
|
}
|
2014-12-29 14:02:46 +01:00
|
|
|
if (sctx->flags & SI_CONTEXT_VGT_STREAMOUT_SYNC) {
|
2014-09-20 11:48:58 +02:00
|
|
|
radeon_emit(cs, PKT3(PKT3_EVENT_WRITE, 0, 0) | compute);
|
2014-07-26 03:16:22 +02:00
|
|
|
radeon_emit(cs, EVENT_TYPE(V_028A90_VGT_STREAMOUT_SYNC) | EVENT_INDEX(0));
|
|
|
|
|
}
|
2013-11-21 16:45:28 +09:00
|
|
|
|
2014-12-30 18:41:25 +01:00
|
|
|
/* SURFACE_SYNC must be emitted after partial flushes.
|
|
|
|
|
* It looks like SURFACE_SYNC flushes caches immediately and doesn't
|
|
|
|
|
* wait for any engines. This should be last.
|
|
|
|
|
*/
|
|
|
|
|
if (cp_coher_cntl) {
|
|
|
|
|
if (sctx->chip_class >= CIK) {
|
|
|
|
|
radeon_emit(cs, PKT3(PKT3_ACQUIRE_MEM, 5, 0) | compute);
|
|
|
|
|
radeon_emit(cs, cp_coher_cntl); /* CP_COHER_CNTL */
|
|
|
|
|
radeon_emit(cs, 0xffffffff); /* CP_COHER_SIZE */
|
|
|
|
|
radeon_emit(cs, 0xff); /* CP_COHER_SIZE_HI */
|
|
|
|
|
radeon_emit(cs, 0); /* CP_COHER_BASE */
|
|
|
|
|
radeon_emit(cs, 0); /* CP_COHER_BASE_HI */
|
|
|
|
|
radeon_emit(cs, 0x0000000A); /* POLL_INTERVAL */
|
|
|
|
|
} else {
|
|
|
|
|
radeon_emit(cs, PKT3(PKT3_SURFACE_SYNC, 3, 0) | compute);
|
|
|
|
|
radeon_emit(cs, cp_coher_cntl); /* CP_COHER_CNTL */
|
|
|
|
|
radeon_emit(cs, 0xffffffff); /* CP_COHER_SIZE */
|
|
|
|
|
radeon_emit(cs, 0); /* CP_COHER_BASE */
|
|
|
|
|
radeon_emit(cs, 0x0000000A); /* POLL_INTERVAL */
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
2014-01-11 16:00:50 +01:00
|
|
|
sctx->flags = 0;
|
radeonsi: simplify and improve flushing
This mimics r600g. The R600_CONTEXT_xxx flags are added to rctx->b.flags
and si_emit_cache_flush emits the packets. That's it. The shared radeon code
tells us when the streamout cache should be flushed, so we have to check
the flags anyway.
There is a new atom "cache_flush", because caches must be flushed *after*
resource descriptors are changed in memory.
Functional changes:
* Write caches are flushed at the end of CS and read caches are flushed
at its beginning.
* Sampler view states are removed from si_state, they only held the flush
flags.
* Everytime a shader is changed, the I cache is flushed. Is this needed?
Due to a hw bug, this also flushes the K cache.
* The WRITE_DATA packet is changed to use TC, which fixes a rendering issue
in openarena. I'm not sure how TC interacts with CP DMA, but for now it
seems to work better than any other solution I tried. (BTW CIK allows us
to use TC for CP DMA.)
* Flush the K cache instead of the texture cache when updating resource
descriptors (due to a hw bug, this also flushes the I cache).
I think the K cache flush is correct here, but I'm not sure if the texture
cache should be flushed too (probably not considering we use TC
for WRITE_DATA, but we don't use TC for CP DMA).
* The number of resource contexts is decreased to 16. With all of these cache
changes, 4 doesn't work, but 8 works, which suggests I'm actually doing
the right thing here and the pipeline isn't drained during flushes.
Reviewed-by: Michel Dänzer <michel.daenzer@amd.com>
Reviewed-by: Christian König <christian.koenig@amd.com>
Tested-by: Tom Stellard <thomas.stellard@amd.com>
2013-08-26 17:19:39 +02:00
|
|
|
}
|
|
|
|
|
|
2014-04-24 03:03:43 +02:00
|
|
|
static void si_get_draw_start_count(struct si_context *sctx,
|
|
|
|
|
const struct pipe_draw_info *info,
|
|
|
|
|
unsigned *start, unsigned *count)
|
|
|
|
|
{
|
|
|
|
|
if (info->indirect) {
|
|
|
|
|
struct r600_resource *indirect =
|
|
|
|
|
(struct r600_resource*)info->indirect;
|
|
|
|
|
int *data = r600_buffer_map_sync_with_rings(&sctx->b,
|
|
|
|
|
indirect, PIPE_TRANSFER_READ);
|
|
|
|
|
data += info->indirect_offset/sizeof(int);
|
|
|
|
|
*start = data[2];
|
|
|
|
|
*count = data[0];
|
|
|
|
|
} else {
|
|
|
|
|
*start = info->start;
|
|
|
|
|
*count = info->count;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
2012-08-03 10:26:01 +02:00
|
|
|
void si_draw_vbo(struct pipe_context *ctx, const struct pipe_draw_info *info)
|
2012-07-19 15:20:45 +02:00
|
|
|
{
|
2014-01-11 16:00:50 +01:00
|
|
|
struct si_context *sctx = (struct si_context *)ctx;
|
2015-10-22 22:18:49 +02:00
|
|
|
struct si_state_rasterizer *rs = sctx->queued.named.rasterizer;
|
2012-07-19 15:20:45 +02:00
|
|
|
struct pipe_index_buffer ib = {};
|
2015-08-29 00:49:40 +02:00
|
|
|
unsigned mask;
|
2012-07-19 15:20:45 +02:00
|
|
|
|
2014-04-24 03:03:43 +02:00
|
|
|
if (!info->count && !info->indirect &&
|
|
|
|
|
(info->indexed || !info->count_from_stream_output))
|
2012-07-19 15:20:45 +02:00
|
|
|
return;
|
|
|
|
|
|
2015-10-22 22:18:49 +02:00
|
|
|
if (!sctx->vs_shader.cso) {
|
|
|
|
|
assert(0);
|
|
|
|
|
return;
|
|
|
|
|
}
|
|
|
|
|
if (!sctx->ps_shader.cso && (!rs || !rs->rasterizer_discard)) {
|
2015-02-22 18:10:38 +01:00
|
|
|
assert(0);
|
2012-07-19 15:20:45 +02:00
|
|
|
return;
|
2015-02-22 18:10:38 +01:00
|
|
|
}
|
2015-10-07 01:48:18 +02:00
|
|
|
if (!!sctx->tes_shader.cso != (info->mode == PIPE_PRIM_PATCHES)) {
|
2015-02-22 18:10:38 +01:00
|
|
|
assert(0);
|
|
|
|
|
return;
|
|
|
|
|
}
|
2012-07-19 15:20:45 +02:00
|
|
|
|
2015-02-22 19:14:42 +01:00
|
|
|
si_decompress_textures(sctx);
|
|
|
|
|
|
|
|
|
|
/* Set the rasterization primitive type.
|
|
|
|
|
*
|
|
|
|
|
* This must be done after si_decompress_textures, which can call
|
|
|
|
|
* draw_vbo recursively, and before si_update_shaders, which uses
|
|
|
|
|
* current_rast_prim for this draw_vbo call. */
|
2015-10-07 01:48:18 +02:00
|
|
|
if (sctx->gs_shader.cso)
|
|
|
|
|
sctx->current_rast_prim = sctx->gs_shader.cso->gs_output_prim;
|
|
|
|
|
else if (sctx->tes_shader.cso)
|
2015-02-22 18:09:18 +01:00
|
|
|
sctx->current_rast_prim =
|
2015-10-07 01:48:18 +02:00
|
|
|
sctx->tes_shader.cso->info.properties[TGSI_PROPERTY_TES_PRIM_MODE];
|
2015-01-31 20:09:46 +01:00
|
|
|
else
|
|
|
|
|
sctx->current_rast_prim = info->mode;
|
|
|
|
|
|
2015-09-10 18:27:53 +02:00
|
|
|
if (!si_update_shaders(sctx) ||
|
|
|
|
|
!si_upload_shader_descriptors(sctx))
|
2015-07-25 00:53:16 +02:00
|
|
|
return;
|
2012-07-19 15:20:45 +02:00
|
|
|
|
2012-08-03 10:26:01 +02:00
|
|
|
if (info->indexed) {
|
2012-07-19 15:20:45 +02:00
|
|
|
/* Initialize the index buffer struct. */
|
2014-01-11 16:00:50 +01:00
|
|
|
pipe_resource_reference(&ib.buffer, sctx->index_buffer.buffer);
|
|
|
|
|
ib.user_buffer = sctx->index_buffer.user_buffer;
|
|
|
|
|
ib.index_size = sctx->index_buffer.index_size;
|
2014-04-24 16:13:54 +02:00
|
|
|
ib.offset = sctx->index_buffer.offset;
|
2012-07-19 15:20:45 +02:00
|
|
|
|
|
|
|
|
/* Translate or upload, if needed. */
|
2015-04-16 20:44:54 +02:00
|
|
|
/* 8-bit indices are supported on VI. */
|
|
|
|
|
if (sctx->b.chip_class <= CIK && ib.index_size == 1) {
|
2014-01-22 03:05:21 +01:00
|
|
|
struct pipe_resource *out_buffer = NULL;
|
2014-04-24 16:13:54 +02:00
|
|
|
unsigned out_offset, start, count, start_offset;
|
2014-01-22 03:05:21 +01:00
|
|
|
void *ptr;
|
|
|
|
|
|
2014-04-24 03:03:43 +02:00
|
|
|
si_get_draw_start_count(sctx, info, &start, &count);
|
2014-04-24 16:13:54 +02:00
|
|
|
start_offset = start * ib.index_size;
|
|
|
|
|
|
2015-12-19 17:15:02 +01:00
|
|
|
u_upload_alloc(sctx->b.uploader, start_offset, count * 2, 256,
|
2014-01-22 03:05:21 +01:00
|
|
|
&out_offset, &out_buffer, &ptr);
|
2015-09-10 17:42:31 +02:00
|
|
|
if (!out_buffer) {
|
|
|
|
|
pipe_resource_reference(&ib.buffer, NULL);
|
|
|
|
|
return;
|
|
|
|
|
}
|
2014-01-22 03:05:21 +01:00
|
|
|
|
2014-04-24 16:13:54 +02:00
|
|
|
util_shorten_ubyte_elts_to_userptr(&sctx->b.b, &ib, 0,
|
|
|
|
|
ib.offset + start_offset,
|
|
|
|
|
count, ptr);
|
2014-01-22 03:05:21 +01:00
|
|
|
|
|
|
|
|
pipe_resource_reference(&ib.buffer, NULL);
|
|
|
|
|
ib.user_buffer = NULL;
|
|
|
|
|
ib.buffer = out_buffer;
|
2014-04-24 16:13:54 +02:00
|
|
|
/* info->start will be added by the drawing code */
|
|
|
|
|
ib.offset = out_offset - start_offset;
|
2014-01-22 03:05:21 +01:00
|
|
|
ib.index_size = 2;
|
2014-04-24 16:13:54 +02:00
|
|
|
} else if (ib.user_buffer && !ib.buffer) {
|
|
|
|
|
unsigned start, count, start_offset;
|
|
|
|
|
|
2014-04-24 03:03:43 +02:00
|
|
|
si_get_draw_start_count(sctx, info, &start, &count);
|
2014-04-24 16:13:54 +02:00
|
|
|
start_offset = start * ib.index_size;
|
|
|
|
|
|
|
|
|
|
u_upload_data(sctx->b.uploader, start_offset, count * ib.index_size,
|
|
|
|
|
(char*)ib.user_buffer + start_offset,
|
|
|
|
|
&ib.offset, &ib.buffer);
|
2015-09-10 17:42:31 +02:00
|
|
|
if (!ib.buffer)
|
|
|
|
|
return;
|
2014-04-24 16:13:54 +02:00
|
|
|
/* info->start will be added by the drawing code */
|
|
|
|
|
ib.offset -= start_offset;
|
2012-07-19 15:20:45 +02:00
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
2015-09-06 15:43:23 +02:00
|
|
|
/* VI reads index buffers through TC L2. */
|
|
|
|
|
if (info->indexed && sctx->b.chip_class <= CIK &&
|
|
|
|
|
r600_resource(ib.buffer)->TC_L2_dirty) {
|
2015-11-06 21:11:16 +01:00
|
|
|
sctx->b.flags |= SI_CONTEXT_INV_GLOBAL_L2;
|
2014-12-29 14:53:11 +01:00
|
|
|
r600_resource(ib.buffer)->TC_L2_dirty = false;
|
|
|
|
|
}
|
|
|
|
|
|
radeonsi: simplify and improve flushing
This mimics r600g. The R600_CONTEXT_xxx flags are added to rctx->b.flags
and si_emit_cache_flush emits the packets. That's it. The shared radeon code
tells us when the streamout cache should be flushed, so we have to check
the flags anyway.
There is a new atom "cache_flush", because caches must be flushed *after*
resource descriptors are changed in memory.
Functional changes:
* Write caches are flushed at the end of CS and read caches are flushed
at its beginning.
* Sampler view states are removed from si_state, they only held the flush
flags.
* Everytime a shader is changed, the I cache is flushed. Is this needed?
Due to a hw bug, this also flushes the K cache.
* The WRITE_DATA packet is changed to use TC, which fixes a rendering issue
in openarena. I'm not sure how TC interacts with CP DMA, but for now it
seems to work better than any other solution I tried. (BTW CIK allows us
to use TC for CP DMA.)
* Flush the K cache instead of the texture cache when updating resource
descriptors (due to a hw bug, this also flushes the I cache).
I think the K cache flush is correct here, but I'm not sure if the texture
cache should be flushed too (probably not considering we use TC
for WRITE_DATA, but we don't use TC for CP DMA).
* The number of resource contexts is decreased to 16. With all of these cache
changes, 4 doesn't work, but 8 works, which suggests I'm actually doing
the right thing here and the pipeline isn't drained during flushes.
Reviewed-by: Michel Dänzer <michel.daenzer@amd.com>
Reviewed-by: Christian König <christian.koenig@amd.com>
Tested-by: Tom Stellard <thomas.stellard@amd.com>
2013-08-26 17:19:39 +02:00
|
|
|
/* Check flush flags. */
|
2014-01-11 16:00:50 +01:00
|
|
|
if (sctx->b.flags)
|
2015-08-10 00:42:32 +03:00
|
|
|
si_mark_atom_dirty(sctx, sctx->atoms.s.cache_flush);
|
radeonsi: simplify and improve flushing
This mimics r600g. The R600_CONTEXT_xxx flags are added to rctx->b.flags
and si_emit_cache_flush emits the packets. That's it. The shared radeon code
tells us when the streamout cache should be flushed, so we have to check
the flags anyway.
There is a new atom "cache_flush", because caches must be flushed *after*
resource descriptors are changed in memory.
Functional changes:
* Write caches are flushed at the end of CS and read caches are flushed
at its beginning.
* Sampler view states are removed from si_state, they only held the flush
flags.
* Everytime a shader is changed, the I cache is flushed. Is this needed?
Due to a hw bug, this also flushes the K cache.
* The WRITE_DATA packet is changed to use TC, which fixes a rendering issue
in openarena. I'm not sure how TC interacts with CP DMA, but for now it
seems to work better than any other solution I tried. (BTW CIK allows us
to use TC for CP DMA.)
* Flush the K cache instead of the texture cache when updating resource
descriptors (due to a hw bug, this also flushes the I cache).
I think the K cache flush is correct here, but I'm not sure if the texture
cache should be flushed too (probably not considering we use TC
for WRITE_DATA, but we don't use TC for CP DMA).
* The number of resource contexts is decreased to 16. With all of these cache
changes, 4 doesn't work, but 8 works, which suggests I'm actually doing
the right thing here and the pipeline isn't drained during flushes.
Reviewed-by: Michel Dänzer <michel.daenzer@amd.com>
Reviewed-by: Christian König <christian.koenig@amd.com>
Tested-by: Tom Stellard <thomas.stellard@amd.com>
2013-08-26 17:19:39 +02:00
|
|
|
|
2015-08-30 03:56:13 +02:00
|
|
|
si_need_cs_space(sctx);
|
2012-07-19 15:20:45 +02:00
|
|
|
|
radeonsi: simplify and improve flushing
This mimics r600g. The R600_CONTEXT_xxx flags are added to rctx->b.flags
and si_emit_cache_flush emits the packets. That's it. The shared radeon code
tells us when the streamout cache should be flushed, so we have to check
the flags anyway.
There is a new atom "cache_flush", because caches must be flushed *after*
resource descriptors are changed in memory.
Functional changes:
* Write caches are flushed at the end of CS and read caches are flushed
at its beginning.
* Sampler view states are removed from si_state, they only held the flush
flags.
* Everytime a shader is changed, the I cache is flushed. Is this needed?
Due to a hw bug, this also flushes the K cache.
* The WRITE_DATA packet is changed to use TC, which fixes a rendering issue
in openarena. I'm not sure how TC interacts with CP DMA, but for now it
seems to work better than any other solution I tried. (BTW CIK allows us
to use TC for CP DMA.)
* Flush the K cache instead of the texture cache when updating resource
descriptors (due to a hw bug, this also flushes the I cache).
I think the K cache flush is correct here, but I'm not sure if the texture
cache should be flushed too (probably not considering we use TC
for WRITE_DATA, but we don't use TC for CP DMA).
* The number of resource contexts is decreased to 16. With all of these cache
changes, 4 doesn't work, but 8 works, which suggests I'm actually doing
the right thing here and the pipeline isn't drained during flushes.
Reviewed-by: Michel Dänzer <michel.daenzer@amd.com>
Reviewed-by: Christian König <christian.koenig@amd.com>
Tested-by: Tom Stellard <thomas.stellard@amd.com>
2013-08-26 17:19:39 +02:00
|
|
|
/* Emit states. */
|
2015-08-29 00:49:40 +02:00
|
|
|
mask = sctx->dirty_atoms;
|
|
|
|
|
while (mask) {
|
|
|
|
|
struct r600_atom *atom = sctx->atoms.array[u_bit_scan(&mask)];
|
|
|
|
|
|
|
|
|
|
atom->emit(&sctx->b, atom);
|
2013-08-06 06:42:22 +02:00
|
|
|
}
|
2015-08-29 00:49:40 +02:00
|
|
|
sctx->dirty_atoms = 0;
|
2013-08-06 06:42:22 +02:00
|
|
|
|
2014-01-11 16:00:50 +01:00
|
|
|
si_pm4_emit_dirty(sctx);
|
2015-03-15 20:13:52 +01:00
|
|
|
si_emit_scratch_reloc(sctx);
|
2015-02-22 17:42:20 +01:00
|
|
|
si_emit_rasterizer_prim_state(sctx);
|
|
|
|
|
si_emit_draw_registers(sctx, info);
|
2014-12-07 15:52:15 +01:00
|
|
|
si_emit_draw_packets(sctx, info, &ib);
|
|
|
|
|
|
2015-08-19 11:53:25 +02:00
|
|
|
if (sctx->trace_buf)
|
2014-01-11 16:00:50 +01:00
|
|
|
si_trace_emit(sctx);
|
2013-03-25 11:46:38 -04:00
|
|
|
|
2014-07-26 03:16:22 +02:00
|
|
|
/* Workaround for a VGT hang when streamout is enabled.
|
|
|
|
|
* It must be done after drawing. */
|
2015-12-04 21:24:21 +01:00
|
|
|
if ((sctx->b.family == CHIP_HAWAII ||
|
|
|
|
|
sctx->b.family == CHIP_TONGA ||
|
|
|
|
|
sctx->b.family == CHIP_FIJI) &&
|
2014-07-26 03:16:22 +02:00
|
|
|
(sctx->b.streamout.streamout_enabled ||
|
|
|
|
|
sctx->b.streamout.prims_gen_query_enabled)) {
|
2014-12-29 14:02:46 +01:00
|
|
|
sctx->b.flags |= SI_CONTEXT_VGT_STREAMOUT_SYNC;
|
2014-07-26 03:16:22 +02:00
|
|
|
}
|
|
|
|
|
|
2013-01-17 19:36:41 +01:00
|
|
|
/* Set the depth buffer as dirty. */
|
2014-03-04 17:49:39 +01:00
|
|
|
if (sctx->framebuffer.state.zsbuf) {
|
|
|
|
|
struct pipe_surface *surf = sctx->framebuffer.state.zsbuf;
|
2013-08-05 03:42:11 +02:00
|
|
|
struct r600_texture *rtex = (struct r600_texture *)surf->texture;
|
2013-01-17 19:36:41 +01:00
|
|
|
|
2013-08-05 14:40:43 +02:00
|
|
|
rtex->dirty_level_mask |= 1 << surf->u.tex.level;
|
2015-09-06 17:35:06 +02:00
|
|
|
|
|
|
|
|
if (rtex->surface.flags & RADEON_SURF_SBUFFER)
|
|
|
|
|
rtex->stencil_dirty_level_mask |= 1 << surf->u.tex.level;
|
2012-07-19 15:20:45 +02:00
|
|
|
}
|
2014-03-04 17:49:39 +01:00
|
|
|
if (sctx->framebuffer.compressed_cb_mask) {
|
2013-08-06 08:48:07 +02:00
|
|
|
struct pipe_surface *surf;
|
|
|
|
|
struct r600_texture *rtex;
|
2014-03-04 17:49:39 +01:00
|
|
|
unsigned mask = sctx->framebuffer.compressed_cb_mask;
|
2013-08-06 08:48:07 +02:00
|
|
|
|
|
|
|
|
do {
|
|
|
|
|
unsigned i = u_bit_scan(&mask);
|
2014-03-04 17:49:39 +01:00
|
|
|
surf = sctx->framebuffer.state.cbufs[i];
|
2013-08-06 08:48:07 +02:00
|
|
|
rtex = (struct r600_texture*)surf->texture;
|
|
|
|
|
|
|
|
|
|
rtex->dirty_level_mask |= 1 << surf->u.tex.level;
|
|
|
|
|
} while (mask);
|
|
|
|
|
}
|
2012-07-19 15:20:45 +02:00
|
|
|
|
|
|
|
|
pipe_resource_reference(&ib.buffer, NULL);
|
2014-01-22 01:29:18 +01:00
|
|
|
sctx->b.num_draw_calls++;
|
2012-07-19 15:20:45 +02:00
|
|
|
}
|
2014-09-05 11:59:10 +02:00
|
|
|
|
|
|
|
|
void si_trace_emit(struct si_context *sctx)
|
|
|
|
|
{
|
2015-11-07 14:00:30 +01:00
|
|
|
struct radeon_winsys_cs *cs = sctx->b.gfx.cs;
|
2014-09-05 11:59:10 +02:00
|
|
|
|
2015-08-19 11:53:25 +02:00
|
|
|
sctx->trace_id++;
|
2015-11-07 14:00:30 +01:00
|
|
|
radeon_add_to_buffer_list(&sctx->b, &sctx->b.gfx, sctx->trace_buf,
|
2015-09-26 23:18:55 +02:00
|
|
|
RADEON_USAGE_READWRITE, RADEON_PRIO_TRACE);
|
2015-08-19 11:53:25 +02:00
|
|
|
radeon_emit(cs, PKT3(PKT3_WRITE_DATA, 3, 0));
|
2015-08-19 18:45:11 +02:00
|
|
|
radeon_emit(cs, S_370_DST_SEL(V_370_MEMORY_SYNC) |
|
|
|
|
|
S_370_WR_CONFIRM(1) |
|
|
|
|
|
S_370_ENGINE_SEL(V_370_ME));
|
2015-08-19 11:53:25 +02:00
|
|
|
radeon_emit(cs, sctx->trace_buf->gpu_address);
|
|
|
|
|
radeon_emit(cs, sctx->trace_buf->gpu_address >> 32);
|
|
|
|
|
radeon_emit(cs, sctx->trace_id);
|
|
|
|
|
radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
|
|
|
|
|
radeon_emit(cs, SI_ENCODE_TRACE_POINT(sctx->trace_id));
|
2014-09-05 11:59:10 +02:00
|
|
|
}
|