2015-05-08 22:32:37 -07:00
|
|
|
/*
|
|
|
|
|
* Copyright © 2015 Intel Corporation
|
|
|
|
|
*
|
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
|
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
|
|
|
* to deal in the Software without restriction, including without limitation
|
|
|
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
|
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
|
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
|
|
|
*
|
|
|
|
|
* The above copyright notice and this permission notice (including the next
|
|
|
|
|
* paragraph) shall be included in all copies or substantial portions of the
|
|
|
|
|
* Software.
|
|
|
|
|
*
|
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
|
|
|
|
|
* FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
|
|
|
|
|
* IN THE SOFTWARE.
|
|
|
|
|
*/
|
|
|
|
|
|
|
|
|
|
#include <assert.h>
|
|
|
|
|
#include <stdbool.h>
|
|
|
|
|
#include <string.h>
|
|
|
|
|
#include <unistd.h>
|
|
|
|
|
#include <fcntl.h>
|
|
|
|
|
|
2016-02-10 09:43:03 -08:00
|
|
|
#include "util/mesa-sha1.h"
|
2019-03-19 15:23:37 +00:00
|
|
|
#include "util/os_time.h"
|
2016-08-22 16:56:48 -07:00
|
|
|
#include "common/gen_l3_config.h"
|
2019-04-24 03:02:35 -05:00
|
|
|
#include "common/gen_disasm.h"
|
2015-07-17 15:04:27 -07:00
|
|
|
#include "anv_private.h"
|
2017-02-28 09:10:43 -08:00
|
|
|
#include "compiler/brw_nir.h"
|
2015-10-19 22:06:59 -07:00
|
|
|
#include "anv_nir.h"
|
2018-09-10 16:17:37 -05:00
|
|
|
#include "nir/nir_xfb_info.h"
|
2016-04-14 10:28:45 -07:00
|
|
|
#include "spirv/nir_spirv.h"
|
2018-07-02 12:57:44 -07:00
|
|
|
#include "vk_util.h"
|
2015-10-19 22:06:59 -07:00
|
|
|
|
|
|
|
|
/* Needed for SWIZZLE macros */
|
|
|
|
|
#include "program/prog_instruction.h"
|
2015-05-08 22:32:37 -07:00
|
|
|
|
|
|
|
|
// Shader functions
|
|
|
|
|
|
2015-07-08 17:29:49 -07:00
|
|
|
VkResult anv_CreateShaderModule(
|
|
|
|
|
VkDevice _device,
|
|
|
|
|
const VkShaderModuleCreateInfo* pCreateInfo,
|
2015-12-02 03:28:27 -08:00
|
|
|
const VkAllocationCallbacks* pAllocator,
|
2015-07-15 13:55:28 -07:00
|
|
|
VkShaderModule* pShaderModule)
|
2015-07-08 17:29:49 -07:00
|
|
|
{
|
|
|
|
|
ANV_FROM_HANDLE(anv_device, device, _device);
|
|
|
|
|
struct anv_shader_module *module;
|
|
|
|
|
|
|
|
|
|
assert(pCreateInfo->sType == VK_STRUCTURE_TYPE_SHADER_MODULE_CREATE_INFO);
|
|
|
|
|
assert(pCreateInfo->flags == 0);
|
|
|
|
|
|
2016-10-14 13:31:35 +10:00
|
|
|
module = vk_alloc2(&device->alloc, pAllocator,
|
2015-12-02 03:28:27 -08:00
|
|
|
sizeof(*module) + pCreateInfo->codeSize, 8,
|
|
|
|
|
VK_SYSTEM_ALLOCATION_SCOPE_OBJECT);
|
2015-07-08 17:29:49 -07:00
|
|
|
if (module == NULL)
|
|
|
|
|
return vk_error(VK_ERROR_OUT_OF_HOST_MEMORY);
|
|
|
|
|
|
|
|
|
|
module->size = pCreateInfo->codeSize;
|
|
|
|
|
memcpy(module->data, pCreateInfo->pCode, module->size);
|
|
|
|
|
|
2016-02-10 09:43:03 -08:00
|
|
|
_mesa_sha1_compute(module->data, module->size, module->sha1);
|
|
|
|
|
|
2015-07-09 20:28:08 -07:00
|
|
|
*pShaderModule = anv_shader_module_to_handle(module);
|
2015-07-08 17:29:49 -07:00
|
|
|
|
|
|
|
|
return VK_SUCCESS;
|
|
|
|
|
}
|
|
|
|
|
|
2015-10-05 20:50:51 -07:00
|
|
|
void anv_DestroyShaderModule(
|
2015-07-14 10:12:10 -07:00
|
|
|
VkDevice _device,
|
2015-12-02 03:28:27 -08:00
|
|
|
VkShaderModule _module,
|
|
|
|
|
const VkAllocationCallbacks* pAllocator)
|
2015-07-14 10:12:10 -07:00
|
|
|
{
|
|
|
|
|
ANV_FROM_HANDLE(anv_device, device, _device);
|
|
|
|
|
ANV_FROM_HANDLE(anv_shader_module, module, _module);
|
|
|
|
|
|
2016-11-10 21:32:32 -08:00
|
|
|
if (!module)
|
|
|
|
|
return;
|
|
|
|
|
|
2016-10-14 13:31:35 +10:00
|
|
|
vk_free2(&device->alloc, pAllocator, module);
|
2015-07-14 10:12:10 -07:00
|
|
|
}
|
|
|
|
|
|
2015-10-19 22:06:59 -07:00
|
|
|
#define SPIR_V_MAGIC_NUMBER 0x07230203
|
|
|
|
|
|
2017-07-12 12:34:00 -07:00
|
|
|
static const uint64_t stage_to_debug[] = {
|
|
|
|
|
[MESA_SHADER_VERTEX] = DEBUG_VS,
|
|
|
|
|
[MESA_SHADER_TESS_CTRL] = DEBUG_TCS,
|
|
|
|
|
[MESA_SHADER_TESS_EVAL] = DEBUG_TES,
|
|
|
|
|
[MESA_SHADER_GEOMETRY] = DEBUG_GS,
|
|
|
|
|
[MESA_SHADER_FRAGMENT] = DEBUG_WM,
|
|
|
|
|
[MESA_SHADER_COMPUTE] = DEBUG_CS,
|
|
|
|
|
};
|
|
|
|
|
|
2019-05-02 17:43:03 +01:00
|
|
|
struct anv_spirv_debug_data {
|
|
|
|
|
struct anv_device *device;
|
|
|
|
|
const struct anv_shader_module *module;
|
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
static void anv_spirv_nir_debug(void *private_data,
|
|
|
|
|
enum nir_spirv_debug_level level,
|
|
|
|
|
size_t spirv_offset,
|
|
|
|
|
const char *message)
|
|
|
|
|
{
|
|
|
|
|
struct anv_spirv_debug_data *debug_data = private_data;
|
|
|
|
|
static const VkDebugReportFlagsEXT vk_flags[] = {
|
|
|
|
|
[NIR_SPIRV_DEBUG_LEVEL_INFO] = VK_DEBUG_REPORT_INFORMATION_BIT_EXT,
|
|
|
|
|
[NIR_SPIRV_DEBUG_LEVEL_WARNING] = VK_DEBUG_REPORT_WARNING_BIT_EXT,
|
|
|
|
|
[NIR_SPIRV_DEBUG_LEVEL_ERROR] = VK_DEBUG_REPORT_ERROR_BIT_EXT,
|
|
|
|
|
};
|
|
|
|
|
char buffer[256];
|
|
|
|
|
|
2019-06-19 11:57:01 -05:00
|
|
|
snprintf(buffer, sizeof(buffer), "SPIR-V offset %lu: %s", (unsigned long) spirv_offset, message);
|
2019-05-02 17:43:03 +01:00
|
|
|
|
|
|
|
|
vk_debug_report(&debug_data->device->instance->debug_report_callbacks,
|
|
|
|
|
vk_flags[level],
|
|
|
|
|
VK_DEBUG_REPORT_OBJECT_TYPE_SHADER_MODULE_EXT,
|
|
|
|
|
(uint64_t) (uintptr_t) debug_data->module,
|
|
|
|
|
0, 0, "anv", buffer);
|
|
|
|
|
}
|
|
|
|
|
|
2015-10-19 22:06:59 -07:00
|
|
|
/* Eventually, this will become part of anv_CreateShader. Unfortunately,
|
|
|
|
|
* we can't do that yet because we don't have the ability to copy nir.
|
|
|
|
|
*/
|
|
|
|
|
static nir_shader *
|
2018-08-29 16:40:05 -05:00
|
|
|
anv_shader_compile_to_nir(struct anv_device *device,
|
2017-09-28 21:51:48 -07:00
|
|
|
void *mem_ctx,
|
2017-10-26 18:42:35 -07:00
|
|
|
const struct anv_shader_module *module,
|
2015-12-02 16:08:13 -08:00
|
|
|
const char *entrypoint_name,
|
2016-01-12 16:30:43 -08:00
|
|
|
gl_shader_stage stage,
|
|
|
|
|
const VkSpecializationInfo *spec_info)
|
2015-10-19 22:06:59 -07:00
|
|
|
{
|
2019-01-19 17:50:23 -06:00
|
|
|
const struct anv_physical_device *pdevice =
|
|
|
|
|
&device->instance->physicalDevice;
|
|
|
|
|
const struct brw_compiler *compiler = pdevice->compiler;
|
2015-10-19 22:06:59 -07:00
|
|
|
const nir_shader_compiler_options *nir_options =
|
|
|
|
|
compiler->glsl_compiler_options[stage].NirOptions;
|
|
|
|
|
|
2016-10-07 21:50:31 -07:00
|
|
|
uint32_t *spirv = (uint32_t *) module->data;
|
|
|
|
|
assert(spirv[0] == SPIR_V_MAGIC_NUMBER);
|
|
|
|
|
assert(module->size % 4 == 0);
|
|
|
|
|
|
|
|
|
|
uint32_t num_spec_entries = 0;
|
|
|
|
|
struct nir_spirv_specialization *spec_entries = NULL;
|
|
|
|
|
if (spec_info && spec_info->mapEntryCount > 0) {
|
|
|
|
|
num_spec_entries = spec_info->mapEntryCount;
|
|
|
|
|
spec_entries = malloc(num_spec_entries * sizeof(*spec_entries));
|
|
|
|
|
for (uint32_t i = 0; i < num_spec_entries; i++) {
|
|
|
|
|
VkSpecializationMapEntry entry = spec_info->pMapEntries[i];
|
|
|
|
|
const void *data = spec_info->pData + entry.offset;
|
|
|
|
|
assert(data + entry.size <= spec_info->pData + spec_info->dataSize);
|
|
|
|
|
|
|
|
|
|
spec_entries[i].id = spec_info->pMapEntries[i].constantID;
|
2016-11-14 12:08:32 +01:00
|
|
|
if (spec_info->dataSize == 8)
|
|
|
|
|
spec_entries[i].data64 = *(const uint64_t *)data;
|
|
|
|
|
else
|
|
|
|
|
spec_entries[i].data32 = *(const uint32_t *)data;
|
2016-01-12 16:30:43 -08:00
|
|
|
}
|
2016-10-07 21:50:31 -07:00
|
|
|
}
|
2016-01-12 16:30:43 -08:00
|
|
|
|
2019-05-02 17:43:03 +01:00
|
|
|
struct anv_spirv_debug_data spirv_debug_data = {
|
|
|
|
|
.device = device,
|
|
|
|
|
.module = module,
|
|
|
|
|
};
|
2017-10-18 17:28:19 -07:00
|
|
|
struct spirv_to_nir_options spirv_options = {
|
2019-07-18 09:59:44 -05:00
|
|
|
.frag_coord_is_sysval = true,
|
2019-09-05 11:10:02 -07:00
|
|
|
.use_scoped_memory_barrier = true,
|
2017-10-18 17:28:19 -07:00
|
|
|
.caps = {
|
2019-06-07 17:37:38 -07:00
|
|
|
.demote_to_helper_invocation = true,
|
2019-03-28 10:36:43 -07:00
|
|
|
.derivative_group = true,
|
2019-02-27 16:08:20 -06:00
|
|
|
.descriptor_array_dynamic_indexing = true,
|
2019-04-29 17:10:24 +02:00
|
|
|
.descriptor_array_non_uniform_indexing = true,
|
|
|
|
|
.descriptor_indexing = true,
|
2017-09-21 13:54:55 -07:00
|
|
|
.device_group = true,
|
2017-10-18 17:28:19 -07:00
|
|
|
.draw_parameters = true,
|
2019-01-22 11:26:03 +01:00
|
|
|
.float16 = pdevice->info.gen >= 8,
|
2019-01-19 17:50:23 -06:00
|
|
|
.float64 = pdevice->info.gen >= 8,
|
2019-05-17 11:33:23 -05:00
|
|
|
.fragment_shader_sample_interlock = pdevice->info.gen >= 9,
|
|
|
|
|
.fragment_shader_pixel_interlock = pdevice->info.gen >= 9,
|
2018-09-10 16:17:37 -05:00
|
|
|
.geometry_streams = true,
|
2017-10-18 17:28:19 -07:00
|
|
|
.image_write_without_format = true,
|
2019-01-22 11:26:03 +01:00
|
|
|
.int8 = pdevice->info.gen >= 8,
|
2019-01-19 17:50:23 -06:00
|
|
|
.int16 = pdevice->info.gen >= 8,
|
|
|
|
|
.int64 = pdevice->info.gen >= 8,
|
2019-01-12 18:30:47 -06:00
|
|
|
.int64_atomics = pdevice->info.gen >= 9 && pdevice->use_softpin,
|
2018-10-02 22:04:09 -05:00
|
|
|
.min_lod = true,
|
2017-10-18 17:28:19 -07:00
|
|
|
.multiview = true,
|
2019-02-07 12:01:18 -06:00
|
|
|
.physical_storage_buffer_address = pdevice->has_a64_buffer_access,
|
2019-01-19 17:50:23 -06:00
|
|
|
.post_depth_coverage = pdevice->info.gen >= 9,
|
2019-02-27 16:08:20 -06:00
|
|
|
.runtime_descriptor_array = true,
|
2018-05-31 11:44:21 +02:00
|
|
|
.float_controls = pdevice->info.gen >= 8,
|
2019-04-19 12:18:02 -07:00
|
|
|
.shader_clock = true,
|
2018-04-26 12:11:20 -07:00
|
|
|
.shader_viewport_index_layer = true,
|
2019-01-19 17:50:23 -06:00
|
|
|
.stencil_export = pdevice->info.gen >= 9,
|
|
|
|
|
.storage_8bit = pdevice->info.gen >= 8,
|
|
|
|
|
.storage_16bit = pdevice->info.gen >= 8,
|
2017-04-28 01:22:39 -07:00
|
|
|
.subgroup_arithmetic = true,
|
|
|
|
|
.subgroup_basic = true,
|
|
|
|
|
.subgroup_ballot = true,
|
|
|
|
|
.subgroup_quad = true,
|
|
|
|
|
.subgroup_shuffle = true,
|
|
|
|
|
.subgroup_vote = true,
|
2019-01-07 10:28:23 -06:00
|
|
|
.tessellation = true,
|
2018-09-10 16:17:37 -05:00
|
|
|
.transform_feedback = pdevice->info.gen >= 8,
|
2019-01-07 10:28:23 -06:00
|
|
|
.variable_pointers = true,
|
2019-09-05 11:10:02 -07:00
|
|
|
.vk_memory_model = true,
|
|
|
|
|
.vk_memory_model_device_scope = true,
|
2017-10-18 17:28:19 -07:00
|
|
|
},
|
2019-05-01 14:15:32 -07:00
|
|
|
.ubo_addr_format = nir_address_format_32bit_index_offset,
|
|
|
|
|
.ssbo_addr_format =
|
|
|
|
|
anv_nir_ssbo_addr_format(pdevice, device->robust_buffer_access),
|
|
|
|
|
.phys_ssbo_addr_format = nir_address_format_64bit_global,
|
|
|
|
|
.push_const_addr_format = nir_address_format_logical,
|
|
|
|
|
|
|
|
|
|
/* TODO: Consider changing this to an address format that has the NULL
|
|
|
|
|
* pointer equals to 0. That might be a better format to play nice
|
|
|
|
|
* with certain code / code generators.
|
|
|
|
|
*/
|
|
|
|
|
.shared_addr_format = nir_address_format_32bit_offset,
|
2019-05-02 17:43:03 +01:00
|
|
|
.debug = {
|
|
|
|
|
.func = anv_spirv_nir_debug,
|
|
|
|
|
.private_data = &spirv_debug_data,
|
|
|
|
|
},
|
2017-01-04 13:11:35 +01:00
|
|
|
};
|
|
|
|
|
|
2019-01-09 16:04:22 -06:00
|
|
|
|
2019-05-19 00:22:17 -07:00
|
|
|
nir_shader *nir =
|
2016-10-07 21:50:31 -07:00
|
|
|
spirv_to_nir(spirv, module->size / 4,
|
|
|
|
|
spec_entries, num_spec_entries,
|
2017-10-18 17:28:19 -07:00
|
|
|
stage, entrypoint_name, &spirv_options, nir_options);
|
2017-09-14 19:52:38 -07:00
|
|
|
assert(nir->info.stage == stage);
|
2018-10-18 15:18:30 -05:00
|
|
|
nir_validate_shader(nir, "after spirv_to_nir");
|
2017-09-28 21:51:48 -07:00
|
|
|
ralloc_steal(mem_ctx, nir);
|
2016-01-12 16:30:43 -08:00
|
|
|
|
2016-10-07 21:50:31 -07:00
|
|
|
free(spec_entries);
|
2016-05-17 01:52:16 -07:00
|
|
|
|
2017-07-12 12:34:00 -07:00
|
|
|
if (unlikely(INTEL_DEBUG & stage_to_debug[stage])) {
|
|
|
|
|
fprintf(stderr, "NIR (from SPIR-V) for %s shader:\n",
|
|
|
|
|
gl_shader_stage_name(stage));
|
|
|
|
|
nir_print_shader(nir, stderr);
|
|
|
|
|
}
|
|
|
|
|
|
2016-07-15 16:55:14 -07:00
|
|
|
/* We have to lower away local constant initializers right before we
|
|
|
|
|
* inline functions. That way they get properly initialized at the top
|
|
|
|
|
* of the function and not at the top of its caller.
|
|
|
|
|
*/
|
2019-01-16 00:05:04 +01:00
|
|
|
NIR_PASS_V(nir, nir_lower_constant_initializers, nir_var_function_temp);
|
2017-01-06 17:22:56 -08:00
|
|
|
NIR_PASS_V(nir, nir_lower_returns);
|
|
|
|
|
NIR_PASS_V(nir, nir_inline_functions);
|
2018-12-13 11:08:13 -06:00
|
|
|
NIR_PASS_V(nir, nir_opt_deref);
|
2016-01-11 10:54:26 -08:00
|
|
|
|
2016-10-07 21:50:31 -07:00
|
|
|
/* Pick off the single entrypoint that we want */
|
|
|
|
|
foreach_list_typed_safe(nir_function, func, node, &nir->functions) {
|
2019-05-18 00:29:21 -07:00
|
|
|
if (!func->is_entrypoint)
|
2016-10-07 21:50:31 -07:00
|
|
|
exec_node_remove(&func->node);
|
|
|
|
|
}
|
|
|
|
|
assert(exec_list_length(&nir->functions) == 1);
|
2016-01-11 10:55:57 -08:00
|
|
|
|
2018-03-22 18:37:42 -07:00
|
|
|
/* Now that we've deleted all but the main function, we can go ahead and
|
|
|
|
|
* lower the rest of the constant initializers. We do this here so that
|
|
|
|
|
* nir_remove_dead_variables and split_per_member_structs below see the
|
|
|
|
|
* corresponding stores.
|
2018-01-16 09:37:11 +01:00
|
|
|
*/
|
2018-03-22 18:37:42 -07:00
|
|
|
NIR_PASS_V(nir, nir_lower_constant_initializers, ~0);
|
2018-01-16 09:37:11 +01:00
|
|
|
|
2018-03-21 17:30:22 -07:00
|
|
|
/* Split member structs. We do this before lower_io_to_temporaries so that
|
|
|
|
|
* it doesn't lower system values to temporaries by accident.
|
|
|
|
|
*/
|
|
|
|
|
NIR_PASS_V(nir, nir_split_var_copies);
|
|
|
|
|
NIR_PASS_V(nir, nir_split_per_member_structs);
|
|
|
|
|
|
2017-01-06 17:22:56 -08:00
|
|
|
NIR_PASS_V(nir, nir_remove_dead_variables,
|
|
|
|
|
nir_var_shader_in | nir_var_shader_out | nir_var_system_value);
|
2016-06-16 10:57:39 -07:00
|
|
|
|
2017-01-06 17:22:56 -08:00
|
|
|
NIR_PASS_V(nir, nir_propagate_invariant);
|
|
|
|
|
NIR_PASS_V(nir, nir_lower_io_to_temporaries,
|
2019-05-18 00:29:21 -07:00
|
|
|
nir_shader_get_entrypoint(nir), true, false);
|
2015-10-19 22:06:59 -07:00
|
|
|
|
2019-03-22 09:24:57 +01:00
|
|
|
NIR_PASS_V(nir, nir_lower_frexp);
|
|
|
|
|
|
2015-10-23 10:53:00 -07:00
|
|
|
/* Vulkan uses the separate-shader linking model */
|
2017-05-08 09:20:21 -07:00
|
|
|
nir->info.separate_shader = true;
|
2015-10-23 10:53:00 -07:00
|
|
|
|
2019-06-04 18:19:06 -05:00
|
|
|
brw_preprocess_nir(compiler, nir, NULL);
|
2015-10-19 22:06:59 -07:00
|
|
|
|
|
|
|
|
return nir;
|
|
|
|
|
}
|
2015-07-14 10:16:22 -07:00
|
|
|
|
2015-10-05 20:50:51 -07:00
|
|
|
void anv_DestroyPipeline(
|
2015-07-14 10:26:17 -07:00
|
|
|
VkDevice _device,
|
2015-12-02 03:28:27 -08:00
|
|
|
VkPipeline _pipeline,
|
|
|
|
|
const VkAllocationCallbacks* pAllocator)
|
2015-07-14 10:26:17 -07:00
|
|
|
{
|
|
|
|
|
ANV_FROM_HANDLE(anv_device, device, _device);
|
|
|
|
|
ANV_FROM_HANDLE(anv_pipeline, pipeline, _pipeline);
|
|
|
|
|
|
2016-11-10 21:32:32 -08:00
|
|
|
if (!pipeline)
|
|
|
|
|
return;
|
|
|
|
|
|
2015-12-02 03:28:27 -08:00
|
|
|
anv_reloc_list_finish(&pipeline->batch_relocs,
|
|
|
|
|
pAllocator ? pAllocator : &device->alloc);
|
2019-04-24 02:21:01 -05:00
|
|
|
|
|
|
|
|
ralloc_free(pipeline->mem_ctx);
|
|
|
|
|
|
2015-11-13 21:49:39 -08:00
|
|
|
if (pipeline->blend_state.map)
|
|
|
|
|
anv_state_pool_free(&device->dynamic_state_pool, pipeline->blend_state);
|
2016-08-25 01:49:49 -07:00
|
|
|
|
|
|
|
|
for (unsigned s = 0; s < MESA_SHADER_STAGES; s++) {
|
|
|
|
|
if (pipeline->shaders[s])
|
|
|
|
|
anv_shader_bin_unref(device, pipeline->shaders[s]);
|
|
|
|
|
}
|
|
|
|
|
|
2016-10-14 13:31:35 +10:00
|
|
|
vk_free2(&device->alloc, pAllocator, pipeline);
|
2015-07-14 10:26:17 -07:00
|
|
|
}
|
|
|
|
|
|
2015-08-20 22:53:54 -07:00
|
|
|
static const uint32_t vk_to_gen_primitive_type[] = {
|
2015-11-30 11:12:44 -08:00
|
|
|
[VK_PRIMITIVE_TOPOLOGY_POINT_LIST] = _3DPRIM_POINTLIST,
|
|
|
|
|
[VK_PRIMITIVE_TOPOLOGY_LINE_LIST] = _3DPRIM_LINELIST,
|
|
|
|
|
[VK_PRIMITIVE_TOPOLOGY_LINE_STRIP] = _3DPRIM_LINESTRIP,
|
|
|
|
|
[VK_PRIMITIVE_TOPOLOGY_TRIANGLE_LIST] = _3DPRIM_TRILIST,
|
|
|
|
|
[VK_PRIMITIVE_TOPOLOGY_TRIANGLE_STRIP] = _3DPRIM_TRISTRIP,
|
|
|
|
|
[VK_PRIMITIVE_TOPOLOGY_TRIANGLE_FAN] = _3DPRIM_TRIFAN,
|
|
|
|
|
[VK_PRIMITIVE_TOPOLOGY_LINE_LIST_WITH_ADJACENCY] = _3DPRIM_LINELIST_ADJ,
|
|
|
|
|
[VK_PRIMITIVE_TOPOLOGY_LINE_STRIP_WITH_ADJACENCY] = _3DPRIM_LINESTRIP_ADJ,
|
|
|
|
|
[VK_PRIMITIVE_TOPOLOGY_TRIANGLE_LIST_WITH_ADJACENCY] = _3DPRIM_TRILIST_ADJ,
|
|
|
|
|
[VK_PRIMITIVE_TOPOLOGY_TRIANGLE_STRIP_WITH_ADJACENCY] = _3DPRIM_TRISTRIP_ADJ,
|
2015-08-20 22:53:54 -07:00
|
|
|
};
|
|
|
|
|
|
2015-10-19 22:06:59 -07:00
|
|
|
static void
|
2016-08-22 15:01:08 -07:00
|
|
|
populate_sampler_prog_key(const struct gen_device_info *devinfo,
|
2015-10-19 22:06:59 -07:00
|
|
|
struct brw_sampler_prog_key_data *key)
|
|
|
|
|
{
|
2017-02-17 14:14:48 -08:00
|
|
|
/* Almost all multisampled textures are compressed. The only time when we
|
|
|
|
|
* don't compress a multisampled texture is for 16x MSAA with a surface
|
|
|
|
|
* width greater than 8k which is a bit of an edge case. Since the sampler
|
|
|
|
|
* just ignores the MCS parameter to ld2ms when MCS is disabled, it's safe
|
|
|
|
|
* to tell the compiler to always assume compression.
|
|
|
|
|
*/
|
|
|
|
|
key->compressed_multisample_layout_mask = ~0;
|
|
|
|
|
|
|
|
|
|
/* SkyLake added support for 16x MSAA. With this came a new message for
|
|
|
|
|
* reading from a 16x MSAA surface with compression. The new message was
|
|
|
|
|
* needed because now the MCS data is 64 bits instead of 32 or lower as is
|
|
|
|
|
* the case for 8x, 4x, and 2x. The key->msaa_16 bit-field controls which
|
|
|
|
|
* message we use. Fortunately, the 16x message works for 8x, 4x, and 2x
|
|
|
|
|
* so we can just use it unconditionally. This may not be quite as
|
|
|
|
|
* efficient but it saves us from recompiling.
|
|
|
|
|
*/
|
|
|
|
|
if (devinfo->gen >= 9)
|
|
|
|
|
key->msaa_16 = ~0;
|
|
|
|
|
|
2015-10-19 22:06:59 -07:00
|
|
|
/* XXX: Handle texture swizzle on HSW- */
|
|
|
|
|
for (int i = 0; i < MAX_SAMPLERS; i++) {
|
|
|
|
|
/* Assume color sampler, no swizzling. (Works for BDW+) */
|
|
|
|
|
key->swizzles[i] = SWIZZLE_XYZW;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
2019-02-21 17:20:39 -06:00
|
|
|
static void
|
|
|
|
|
populate_base_prog_key(const struct gen_device_info *devinfo,
|
2019-02-22 15:21:13 -06:00
|
|
|
VkPipelineShaderStageCreateFlags flags,
|
2019-02-21 17:20:39 -06:00
|
|
|
struct brw_base_prog_key *key)
|
|
|
|
|
{
|
2019-02-21 14:50:10 -06:00
|
|
|
if (flags & VK_PIPELINE_SHADER_STAGE_CREATE_ALLOW_VARYING_SUBGROUP_SIZE_BIT_EXT)
|
|
|
|
|
key->subgroup_size_type = BRW_SUBGROUP_SIZE_VARYING;
|
|
|
|
|
else
|
|
|
|
|
key->subgroup_size_type = BRW_SUBGROUP_SIZE_API_CONSTANT;
|
2019-02-22 10:48:39 -06:00
|
|
|
|
2019-02-21 17:20:39 -06:00
|
|
|
populate_sampler_prog_key(devinfo, &key->tex);
|
|
|
|
|
}
|
|
|
|
|
|
2015-10-19 22:06:59 -07:00
|
|
|
static void
|
2016-08-22 15:01:08 -07:00
|
|
|
populate_vs_prog_key(const struct gen_device_info *devinfo,
|
2019-02-22 15:21:13 -06:00
|
|
|
VkPipelineShaderStageCreateFlags flags,
|
2015-10-19 22:06:59 -07:00
|
|
|
struct brw_vs_prog_key *key)
|
|
|
|
|
{
|
|
|
|
|
memset(key, 0, sizeof(*key));
|
|
|
|
|
|
2019-02-22 15:21:13 -06:00
|
|
|
populate_base_prog_key(devinfo, flags, &key->base);
|
2015-10-19 22:06:59 -07:00
|
|
|
|
|
|
|
|
/* XXX: Handle vertex input work-arounds */
|
|
|
|
|
|
|
|
|
|
/* XXX: Handle sampler_prog_key */
|
|
|
|
|
}
|
|
|
|
|
|
2017-10-26 18:11:25 -07:00
|
|
|
static void
|
|
|
|
|
populate_tcs_prog_key(const struct gen_device_info *devinfo,
|
2019-02-22 15:21:13 -06:00
|
|
|
VkPipelineShaderStageCreateFlags flags,
|
2017-10-26 18:11:25 -07:00
|
|
|
unsigned input_vertices,
|
|
|
|
|
struct brw_tcs_prog_key *key)
|
|
|
|
|
{
|
|
|
|
|
memset(key, 0, sizeof(*key));
|
|
|
|
|
|
2019-02-22 15:21:13 -06:00
|
|
|
populate_base_prog_key(devinfo, flags, &key->base);
|
2017-10-26 18:11:25 -07:00
|
|
|
|
|
|
|
|
key->input_vertices = input_vertices;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static void
|
|
|
|
|
populate_tes_prog_key(const struct gen_device_info *devinfo,
|
2019-02-22 15:21:13 -06:00
|
|
|
VkPipelineShaderStageCreateFlags flags,
|
2017-10-26 18:11:25 -07:00
|
|
|
struct brw_tes_prog_key *key)
|
|
|
|
|
{
|
|
|
|
|
memset(key, 0, sizeof(*key));
|
|
|
|
|
|
2019-02-22 15:21:13 -06:00
|
|
|
populate_base_prog_key(devinfo, flags, &key->base);
|
2017-10-26 18:11:25 -07:00
|
|
|
}
|
|
|
|
|
|
2015-10-21 18:45:48 -07:00
|
|
|
static void
|
2016-08-22 15:01:08 -07:00
|
|
|
populate_gs_prog_key(const struct gen_device_info *devinfo,
|
2019-02-22 15:21:13 -06:00
|
|
|
VkPipelineShaderStageCreateFlags flags,
|
2015-10-21 18:45:48 -07:00
|
|
|
struct brw_gs_prog_key *key)
|
|
|
|
|
{
|
|
|
|
|
memset(key, 0, sizeof(*key));
|
|
|
|
|
|
2019-02-22 15:21:13 -06:00
|
|
|
populate_base_prog_key(devinfo, flags, &key->base);
|
2015-10-21 18:45:48 -07:00
|
|
|
}
|
|
|
|
|
|
2015-10-19 22:06:59 -07:00
|
|
|
static void
|
2017-10-26 17:56:07 -07:00
|
|
|
populate_wm_prog_key(const struct gen_device_info *devinfo,
|
2019-02-22 15:21:13 -06:00
|
|
|
VkPipelineShaderStageCreateFlags flags,
|
2017-10-26 17:56:07 -07:00
|
|
|
const struct anv_subpass *subpass,
|
|
|
|
|
const VkPipelineMultisampleStateCreateInfo *ms_info,
|
2015-10-19 22:06:59 -07:00
|
|
|
struct brw_wm_prog_key *key)
|
|
|
|
|
{
|
|
|
|
|
memset(key, 0, sizeof(*key));
|
|
|
|
|
|
2019-02-22 15:21:13 -06:00
|
|
|
populate_base_prog_key(devinfo, flags, &key->base);
|
2015-10-19 22:06:59 -07:00
|
|
|
|
2017-10-26 17:56:07 -07:00
|
|
|
/* We set this to 0 here and set to the actual value before we call
|
|
|
|
|
* brw_compile_fs.
|
|
|
|
|
*/
|
|
|
|
|
key->input_slots_valid = 0;
|
2015-10-23 21:30:38 -07:00
|
|
|
|
2015-10-19 22:06:59 -07:00
|
|
|
/* Vulkan doesn't specify a default */
|
|
|
|
|
key->high_quality_derivatives = false;
|
|
|
|
|
|
|
|
|
|
/* XXX Vulkan doesn't appear to specify */
|
|
|
|
|
key->clamp_fragment_color = false;
|
|
|
|
|
|
2017-10-26 17:56:07 -07:00
|
|
|
assert(subpass->color_count <= MAX_RTS);
|
|
|
|
|
for (uint32_t i = 0; i < subpass->color_count; i++) {
|
|
|
|
|
if (subpass->color_attachments[i].attachment != VK_ATTACHMENT_UNUSED)
|
2018-07-10 23:31:47 -07:00
|
|
|
key->color_outputs_valid |= (1 << i);
|
|
|
|
|
}
|
|
|
|
|
|
2019-10-30 14:07:47 -05:00
|
|
|
key->nr_color_regions = subpass->color_count;
|
2015-10-19 22:06:59 -07:00
|
|
|
|
i965,iris,anv: Make alpha to coverage work with sample mask
From "Alpha Coverage" section of SKL PRM Volume 7:
"If Pixel Shader outputs oMask, AlphaToCoverage is disabled in
hardware, regardless of the state setting for this feature."
From OpenGL spec 4.6, "15.2 Shader Execution":
"The built-in integer array gl_SampleMask can be used to change
the sample coverage for a fragment from within the shader."
From OpenGL spec 4.6, "17.3.1 Alpha To Coverage":
"If SAMPLE_ALPHA_TO_COVERAGE is enabled, a temporary coverage value
is generated where each bit is determined by the alpha value at the
corresponding sample location. The temporary coverage value is then
ANDed with the fragment coverage value to generate a new fragment
coverage value."
Similar wording could be found in Vulkan spec 1.1.100
"25.6. Multisample Coverage"
Thus we need to compute alpha to coverage dithering manually in shader
and replace sample mask store with the bitwise-AND of sample mask and
alpha to coverage dithering.
The following formula is used to compute final sample mask:
m = int(16.0 * clamp(src0_alpha, 0.0, 1.0))
dither_mask = 0x1111 * ((0xfea80 >> (m & ~3)) & 0xf) |
0x0808 * (m & 2) | 0x0100 * (m & 1)
sample_mask = sample_mask & dither_mask
Credits to Francisco Jerez <currojerez@riseup.net> for creating it.
It gives a number of ones proportional to the alpha for 2, 4, 8 or 16
least significant bits of the result.
GEN6 hardware does not have issue with simultaneous usage of sample mask
and alpha to coverage however due to the wrong sending order of oMask
and src0_alpha it is still affected by it.
Bugzilla: https://bugs.freedesktop.org/show_bug.cgi?id=109743
Signed-off-by: Danylo Piliaiev <danylo.piliaiev@globallogic.com>
Reviewed-by: Francisco Jerez <currojerez@riseup.net>
2019-02-20 19:39:18 +02:00
|
|
|
/* To reduce possible shader recompilations we would need to know if
|
|
|
|
|
* there is a SampleMask output variable to compute if we should emit
|
|
|
|
|
* code to workaround the issue that hardware disables alpha to coverage
|
|
|
|
|
* when there is SampleMask output.
|
|
|
|
|
*/
|
|
|
|
|
key->alpha_to_coverage = ms_info && ms_info->alphaToCoverageEnable;
|
|
|
|
|
|
|
|
|
|
/* Vulkan doesn't support fixed-function alpha test */
|
|
|
|
|
key->alpha_test_replicate_alpha = false;
|
2015-10-19 22:06:59 -07:00
|
|
|
|
2017-10-26 17:56:07 -07:00
|
|
|
if (ms_info) {
|
2015-10-19 22:06:59 -07:00
|
|
|
/* We should probably pull this out of the shader, but it's fairly
|
|
|
|
|
* harmless to compute it and then let dead-code take care of it.
|
|
|
|
|
*/
|
2017-10-26 17:56:07 -07:00
|
|
|
if (ms_info->rasterizationSamples > 1) {
|
2019-05-17 13:04:24 -05:00
|
|
|
key->persample_interp = ms_info->sampleShadingEnable &&
|
2017-10-26 17:56:07 -07:00
|
|
|
(ms_info->minSampleShading * ms_info->rasterizationSamples) > 1;
|
2017-03-23 11:56:06 +01:00
|
|
|
key->multisample_fbo = true;
|
|
|
|
|
}
|
|
|
|
|
|
2019-05-17 13:04:24 -05:00
|
|
|
key->frag_coord_adds_sample_pos = key->persample_interp;
|
2015-10-19 22:06:59 -07:00
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static void
|
2016-08-22 15:01:08 -07:00
|
|
|
populate_cs_prog_key(const struct gen_device_info *devinfo,
|
2019-02-22 15:21:13 -06:00
|
|
|
VkPipelineShaderStageCreateFlags flags,
|
2019-02-21 14:50:10 -06:00
|
|
|
const VkPipelineShaderStageRequiredSubgroupSizeCreateInfoEXT *rss_info,
|
2015-10-19 22:06:59 -07:00
|
|
|
struct brw_cs_prog_key *key)
|
|
|
|
|
{
|
|
|
|
|
memset(key, 0, sizeof(*key));
|
|
|
|
|
|
2019-02-22 15:21:13 -06:00
|
|
|
populate_base_prog_key(devinfo, flags, &key->base);
|
2019-02-21 14:50:10 -06:00
|
|
|
|
|
|
|
|
if (rss_info) {
|
|
|
|
|
assert(key->base.subgroup_size_type != BRW_SUBGROUP_SIZE_VARYING);
|
|
|
|
|
|
|
|
|
|
/* These enum values are expressly chosen to be equal to the subgroup
|
|
|
|
|
* size that they require.
|
|
|
|
|
*/
|
|
|
|
|
assert(rss_info->requiredSubgroupSize == 8 ||
|
|
|
|
|
rss_info->requiredSubgroupSize == 16 ||
|
|
|
|
|
rss_info->requiredSubgroupSize == 32);
|
|
|
|
|
key->base.subgroup_size_type = rss_info->requiredSubgroupSize;
|
|
|
|
|
} else if (flags & VK_PIPELINE_SHADER_STAGE_CREATE_REQUIRE_FULL_SUBGROUPS_BIT_EXT) {
|
|
|
|
|
/* If the client expressly requests full subgroups and they don't
|
|
|
|
|
* specify a subgroup size, we need to pick one. If they're requested
|
|
|
|
|
* varying subgroup sizes, we set it to UNIFORM and let the back-end
|
|
|
|
|
* compiler pick. Otherwise, we specify the API value of 32.
|
|
|
|
|
* Performance will likely be terrible in this case but there's nothing
|
|
|
|
|
* we can do about that. The client should have chosen a size.
|
|
|
|
|
*/
|
|
|
|
|
if (flags & VK_PIPELINE_SHADER_STAGE_CREATE_ALLOW_VARYING_SUBGROUP_SIZE_BIT_EXT)
|
|
|
|
|
key->base.subgroup_size_type = BRW_SUBGROUP_SIZE_UNIFORM;
|
|
|
|
|
else
|
|
|
|
|
key->base.subgroup_size_type = BRW_SUBGROUP_SIZE_REQUIRE_32;
|
|
|
|
|
}
|
2015-10-19 22:06:59 -07:00
|
|
|
}
|
|
|
|
|
|
2017-10-26 18:42:35 -07:00
|
|
|
struct anv_pipeline_stage {
|
|
|
|
|
gl_shader_stage stage;
|
|
|
|
|
|
|
|
|
|
const struct anv_shader_module *module;
|
|
|
|
|
const char *entrypoint;
|
|
|
|
|
const VkSpecializationInfo *spec_info;
|
2017-10-26 18:59:33 -07:00
|
|
|
|
2018-10-12 17:01:24 -05:00
|
|
|
unsigned char shader_sha1[20];
|
|
|
|
|
|
2017-10-26 18:59:33 -07:00
|
|
|
union brw_any_prog_key key;
|
2017-10-26 19:24:28 -07:00
|
|
|
|
|
|
|
|
struct {
|
|
|
|
|
gl_shader_stage stage;
|
|
|
|
|
unsigned char sha1[20];
|
|
|
|
|
} cache_key;
|
2017-10-27 15:47:11 -07:00
|
|
|
|
|
|
|
|
nir_shader *nir;
|
|
|
|
|
|
|
|
|
|
struct anv_pipeline_binding surface_to_descriptor[256];
|
|
|
|
|
struct anv_pipeline_binding sampler_to_descriptor[256];
|
|
|
|
|
struct anv_pipeline_bind_map bind_map;
|
|
|
|
|
|
|
|
|
|
union brw_any_prog_data prog_data;
|
2019-03-19 15:23:37 +00:00
|
|
|
|
2019-04-24 02:00:25 -05:00
|
|
|
uint32_t num_stats;
|
|
|
|
|
struct brw_compile_stats stats[3];
|
2019-04-24 03:02:35 -05:00
|
|
|
char *disasm[3];
|
2019-04-24 02:00:25 -05:00
|
|
|
|
2019-03-19 15:23:37 +00:00
|
|
|
VkPipelineCreationFeedbackEXT feedback;
|
2019-04-24 03:19:25 -05:00
|
|
|
|
|
|
|
|
const unsigned *code;
|
2017-10-26 18:42:35 -07:00
|
|
|
};
|
|
|
|
|
|
2017-04-27 06:25:06 -07:00
|
|
|
static void
|
2018-10-12 17:01:24 -05:00
|
|
|
anv_pipeline_hash_shader(const struct anv_shader_module *module,
|
|
|
|
|
const char *entrypoint,
|
|
|
|
|
gl_shader_stage stage,
|
|
|
|
|
const VkSpecializationInfo *spec_info,
|
|
|
|
|
unsigned char *sha1_out)
|
2017-04-27 06:25:06 -07:00
|
|
|
{
|
2018-10-12 17:01:24 -05:00
|
|
|
struct mesa_sha1 ctx;
|
|
|
|
|
_mesa_sha1_init(&ctx);
|
|
|
|
|
|
|
|
|
|
_mesa_sha1_update(&ctx, module->sha1, sizeof(module->sha1));
|
|
|
|
|
_mesa_sha1_update(&ctx, entrypoint, strlen(entrypoint));
|
|
|
|
|
_mesa_sha1_update(&ctx, &stage, sizeof(stage));
|
|
|
|
|
if (spec_info) {
|
|
|
|
|
_mesa_sha1_update(&ctx, spec_info->pMapEntries,
|
|
|
|
|
spec_info->mapEntryCount *
|
|
|
|
|
sizeof(*spec_info->pMapEntries));
|
|
|
|
|
_mesa_sha1_update(&ctx, spec_info->pData,
|
|
|
|
|
spec_info->dataSize);
|
2017-04-27 06:25:06 -07:00
|
|
|
}
|
2018-10-12 17:01:24 -05:00
|
|
|
|
|
|
|
|
_mesa_sha1_final(&ctx, sha1_out);
|
2017-10-26 19:24:28 -07:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static void
|
|
|
|
|
anv_pipeline_hash_graphics(struct anv_pipeline *pipeline,
|
|
|
|
|
struct anv_pipeline_layout *layout,
|
|
|
|
|
struct anv_pipeline_stage *stages,
|
|
|
|
|
unsigned char *sha1_out)
|
|
|
|
|
{
|
|
|
|
|
struct mesa_sha1 ctx;
|
|
|
|
|
_mesa_sha1_init(&ctx);
|
|
|
|
|
|
|
|
|
|
_mesa_sha1_update(&ctx, &pipeline->subpass->view_mask,
|
|
|
|
|
sizeof(pipeline->subpass->view_mask));
|
|
|
|
|
|
|
|
|
|
if (layout)
|
|
|
|
|
_mesa_sha1_update(&ctx, layout->sha1, sizeof(layout->sha1));
|
|
|
|
|
|
2018-11-21 17:15:37 -06:00
|
|
|
const bool rba = pipeline->device->robust_buffer_access;
|
|
|
|
|
_mesa_sha1_update(&ctx, &rba, sizeof(rba));
|
|
|
|
|
|
2017-10-26 19:24:28 -07:00
|
|
|
for (unsigned s = 0; s < MESA_SHADER_STAGES; s++) {
|
2018-10-12 17:01:24 -05:00
|
|
|
if (stages[s].entrypoint) {
|
|
|
|
|
_mesa_sha1_update(&ctx, stages[s].shader_sha1,
|
|
|
|
|
sizeof(stages[s].shader_sha1));
|
|
|
|
|
_mesa_sha1_update(&ctx, &stages[s].key, brw_prog_key_size(s));
|
|
|
|
|
}
|
2017-10-26 19:24:28 -07:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
_mesa_sha1_final(&ctx, sha1_out);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static void
|
|
|
|
|
anv_pipeline_hash_compute(struct anv_pipeline *pipeline,
|
|
|
|
|
struct anv_pipeline_layout *layout,
|
|
|
|
|
struct anv_pipeline_stage *stage,
|
|
|
|
|
unsigned char *sha1_out)
|
|
|
|
|
{
|
|
|
|
|
struct mesa_sha1 ctx;
|
|
|
|
|
_mesa_sha1_init(&ctx);
|
|
|
|
|
|
|
|
|
|
if (layout)
|
|
|
|
|
_mesa_sha1_update(&ctx, layout->sha1, sizeof(layout->sha1));
|
|
|
|
|
|
2018-11-21 17:15:37 -06:00
|
|
|
const bool rba = pipeline->device->robust_buffer_access;
|
|
|
|
|
_mesa_sha1_update(&ctx, &rba, sizeof(rba));
|
|
|
|
|
|
2018-10-12 17:01:24 -05:00
|
|
|
_mesa_sha1_update(&ctx, stage->shader_sha1,
|
|
|
|
|
sizeof(stage->shader_sha1));
|
|
|
|
|
_mesa_sha1_update(&ctx, &stage->key.cs, sizeof(stage->key.cs));
|
2017-10-26 19:24:28 -07:00
|
|
|
|
2017-04-27 06:25:06 -07:00
|
|
|
_mesa_sha1_final(&ctx, sha1_out);
|
|
|
|
|
}
|
|
|
|
|
|
2018-10-12 17:54:41 -05:00
|
|
|
static nir_shader *
|
|
|
|
|
anv_pipeline_stage_get_nir(struct anv_pipeline *pipeline,
|
|
|
|
|
struct anv_pipeline_cache *cache,
|
|
|
|
|
void *mem_ctx,
|
|
|
|
|
struct anv_pipeline_stage *stage)
|
|
|
|
|
{
|
|
|
|
|
const struct brw_compiler *compiler =
|
|
|
|
|
pipeline->device->instance->physicalDevice.compiler;
|
|
|
|
|
const nir_shader_compiler_options *nir_options =
|
|
|
|
|
compiler->glsl_compiler_options[stage->stage].NirOptions;
|
|
|
|
|
nir_shader *nir;
|
|
|
|
|
|
|
|
|
|
nir = anv_device_search_for_nir(pipeline->device, cache,
|
|
|
|
|
nir_options,
|
|
|
|
|
stage->shader_sha1,
|
|
|
|
|
mem_ctx);
|
|
|
|
|
if (nir) {
|
|
|
|
|
assert(nir->info.stage == stage->stage);
|
|
|
|
|
return nir;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
nir = anv_shader_compile_to_nir(pipeline->device,
|
|
|
|
|
mem_ctx,
|
|
|
|
|
stage->module,
|
|
|
|
|
stage->entrypoint,
|
|
|
|
|
stage->stage,
|
|
|
|
|
stage->spec_info);
|
|
|
|
|
if (nir) {
|
|
|
|
|
anv_device_upload_nir(pipeline->device, cache, nir, stage->shader_sha1);
|
|
|
|
|
return nir;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
return NULL;
|
|
|
|
|
}
|
|
|
|
|
|
2018-08-07 15:47:54 -07:00
|
|
|
static void
|
|
|
|
|
anv_pipeline_lower_nir(struct anv_pipeline *pipeline,
|
|
|
|
|
void *mem_ctx,
|
|
|
|
|
struct anv_pipeline_stage *stage,
|
|
|
|
|
struct anv_pipeline_layout *layout)
|
2015-10-19 22:06:59 -07:00
|
|
|
{
|
2019-01-09 16:04:22 -06:00
|
|
|
const struct anv_physical_device *pdevice =
|
|
|
|
|
&pipeline->device->instance->physicalDevice;
|
|
|
|
|
const struct brw_compiler *compiler = pdevice->compiler;
|
2017-12-01 16:10:48 -08:00
|
|
|
|
2018-08-07 15:47:54 -07:00
|
|
|
struct brw_stage_prog_data *prog_data = &stage->prog_data.base;
|
|
|
|
|
nir_shader *nir = stage->nir;
|
2015-10-19 22:06:59 -07:00
|
|
|
|
2018-08-29 16:40:05 -05:00
|
|
|
if (nir->info.stage == MESA_SHADER_FRAGMENT) {
|
|
|
|
|
NIR_PASS_V(nir, nir_lower_wpos_center, pipeline->sample_shading_enable);
|
2019-07-18 09:59:44 -05:00
|
|
|
NIR_PASS_V(nir, nir_lower_input_attachments, true);
|
2018-08-29 16:40:05 -05:00
|
|
|
}
|
|
|
|
|
|
2018-01-25 10:25:00 +01:00
|
|
|
NIR_PASS_V(nir, anv_nir_lower_ycbcr_textures, layout);
|
2017-06-19 16:56:47 +01:00
|
|
|
|
2017-01-06 17:22:56 -08:00
|
|
|
NIR_PASS_V(nir, anv_nir_lower_push_constants);
|
2015-10-19 22:06:59 -07:00
|
|
|
|
2017-10-26 18:42:35 -07:00
|
|
|
if (nir->info.stage != MESA_SHADER_COMPUTE)
|
2017-03-22 15:37:17 -07:00
|
|
|
NIR_PASS_V(nir, anv_nir_lower_multiview, pipeline->subpass->view_mask);
|
|
|
|
|
|
2017-03-22 15:24:06 -07:00
|
|
|
nir_shader_gather_info(nir, nir_shader_get_entrypoint(nir));
|
|
|
|
|
|
2015-10-29 22:24:54 -07:00
|
|
|
if (nir->num_uniforms > 0) {
|
2017-09-29 11:18:04 -07:00
|
|
|
assert(prog_data->nr_params == 0);
|
|
|
|
|
|
2015-10-19 22:06:59 -07:00
|
|
|
/* If the shader uses any push constants at all, we'll just give
|
|
|
|
|
* them the maximum possible number
|
|
|
|
|
*/
|
2016-07-13 11:35:24 -07:00
|
|
|
assert(nir->num_uniforms <= MAX_PUSH_CONSTANTS_SIZE);
|
2017-09-29 11:09:04 -07:00
|
|
|
nir->num_uniforms = MAX_PUSH_CONSTANTS_SIZE;
|
2015-10-19 22:06:59 -07:00
|
|
|
prog_data->nr_params += MAX_PUSH_CONSTANTS_SIZE / sizeof(float);
|
2017-09-29 10:06:17 -07:00
|
|
|
prog_data->param = ralloc_array(mem_ctx, uint32_t, prog_data->nr_params);
|
2015-10-19 22:06:59 -07:00
|
|
|
|
|
|
|
|
/* We now set the param values to be offsets into a
|
|
|
|
|
* anv_push_constant_data structure. Since the compiler doesn't
|
|
|
|
|
* actually dereference any of the gl_constant_value pointers in the
|
|
|
|
|
* params array, it doesn't really matter what we put here.
|
|
|
|
|
*/
|
|
|
|
|
struct anv_push_constants *null_data = NULL;
|
2017-09-29 11:18:04 -07:00
|
|
|
/* Fill out the push constants section of the param array */
|
|
|
|
|
for (unsigned i = 0; i < MAX_PUSH_CONSTANTS_SIZE / sizeof(float); i++) {
|
|
|
|
|
prog_data->param[i] = ANV_PARAM_PUSH(
|
|
|
|
|
(uintptr_t)&null_data->client_data[i * sizeof(float)]);
|
2015-10-19 22:06:59 -07:00
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
2017-09-29 11:18:04 -07:00
|
|
|
if (nir->info.num_ssbos > 0 || nir->info.num_images > 0)
|
|
|
|
|
pipeline->needs_data_cache = true;
|
|
|
|
|
|
2018-08-16 16:23:10 -05:00
|
|
|
NIR_PASS_V(nir, brw_nir_lower_image_load_store, compiler->devinfo);
|
|
|
|
|
|
2019-05-30 16:55:19 -07:00
|
|
|
NIR_PASS_V(nir, nir_lower_explicit_io, nir_var_mem_global,
|
|
|
|
|
nir_address_format_64bit_global);
|
|
|
|
|
|
2015-10-19 22:06:59 -07:00
|
|
|
/* Apply the actual pipeline layout to UBOs, SSBOs, and textures */
|
2019-11-06 11:19:00 -06:00
|
|
|
anv_nir_apply_pipeline_layout(pdevice,
|
|
|
|
|
pipeline->device->robust_buffer_access,
|
|
|
|
|
layout, nir, prog_data,
|
|
|
|
|
&stage->bind_map);
|
|
|
|
|
|
|
|
|
|
NIR_PASS_V(nir, nir_lower_explicit_io, nir_var_mem_ubo,
|
|
|
|
|
nir_address_format_32bit_index_offset);
|
|
|
|
|
NIR_PASS_V(nir, nir_lower_explicit_io, nir_var_mem_ssbo,
|
|
|
|
|
anv_nir_ssbo_addr_format(pdevice,
|
|
|
|
|
pipeline->device->robust_buffer_access));
|
|
|
|
|
|
|
|
|
|
NIR_PASS_V(nir, nir_opt_constant_folding);
|
|
|
|
|
|
|
|
|
|
/* We don't support non-uniform UBOs and non-uniform SSBO access is
|
|
|
|
|
* handled naturally by falling back to A64 messages.
|
|
|
|
|
*/
|
|
|
|
|
NIR_PASS_V(nir, nir_lower_non_uniform_access,
|
|
|
|
|
nir_lower_non_uniform_texture_access |
|
|
|
|
|
nir_lower_non_uniform_image_access);
|
2015-10-19 22:06:59 -07:00
|
|
|
|
2017-10-26 18:42:35 -07:00
|
|
|
if (nir->info.stage != MESA_SHADER_COMPUTE)
|
2018-07-23 09:41:26 -07:00
|
|
|
brw_nir_analyze_ubo_ranges(compiler, nir, NULL, prog_data->ubo_ranges);
|
2017-12-01 16:10:48 -08:00
|
|
|
|
2017-09-29 11:09:04 -07:00
|
|
|
assert(nir->num_uniforms == prog_data->nr_params * 4);
|
2015-10-19 22:06:59 -07:00
|
|
|
|
2018-08-07 15:47:54 -07:00
|
|
|
stage->nir = nir;
|
2015-10-19 22:06:59 -07:00
|
|
|
}
|
|
|
|
|
|
2017-10-27 16:03:58 -07:00
|
|
|
static void
|
|
|
|
|
anv_pipeline_link_vs(const struct brw_compiler *compiler,
|
|
|
|
|
struct anv_pipeline_stage *vs_stage,
|
|
|
|
|
struct anv_pipeline_stage *next_stage)
|
|
|
|
|
{
|
2017-10-27 17:07:52 -07:00
|
|
|
if (next_stage)
|
2019-06-04 18:23:17 -05:00
|
|
|
brw_nir_link_shaders(compiler, vs_stage->nir, next_stage->nir);
|
2017-10-27 16:03:58 -07:00
|
|
|
}
|
|
|
|
|
|
2019-04-24 03:19:25 -05:00
|
|
|
static void
|
2017-10-27 16:54:32 -07:00
|
|
|
anv_pipeline_compile_vs(const struct brw_compiler *compiler,
|
|
|
|
|
void *mem_ctx,
|
2019-02-18 15:40:49 +11:00
|
|
|
struct anv_device *device,
|
2017-10-27 16:54:32 -07:00
|
|
|
struct anv_pipeline_stage *vs_stage)
|
2015-10-19 22:06:59 -07:00
|
|
|
{
|
2017-10-27 16:54:32 -07:00
|
|
|
brw_compute_vue_map(compiler->devinfo,
|
|
|
|
|
&vs_stage->prog_data.vs.base.vue_map,
|
|
|
|
|
vs_stage->nir->info.outputs_written,
|
|
|
|
|
vs_stage->nir->info.separate_shader);
|
2015-10-19 22:06:59 -07:00
|
|
|
|
2019-04-24 02:00:25 -05:00
|
|
|
vs_stage->num_stats = 1;
|
2019-04-24 03:19:25 -05:00
|
|
|
vs_stage->code = brw_compile_vs(compiler, device, mem_ctx,
|
|
|
|
|
&vs_stage->key.vs,
|
|
|
|
|
&vs_stage->prog_data.vs,
|
2019-04-24 02:00:25 -05:00
|
|
|
vs_stage->nir, -1,
|
|
|
|
|
vs_stage->stats, NULL);
|
2015-10-19 22:06:59 -07:00
|
|
|
}
|
|
|
|
|
|
2016-09-25 17:43:06 -07:00
|
|
|
static void
|
|
|
|
|
merge_tess_info(struct shader_info *tes_info,
|
|
|
|
|
const struct shader_info *tcs_info)
|
|
|
|
|
{
|
|
|
|
|
/* The Vulkan 1.0.38 spec, section 21.1 Tessellator says:
|
|
|
|
|
*
|
|
|
|
|
* "PointMode. Controls generation of points rather than triangles
|
|
|
|
|
* or lines. This functionality defaults to disabled, and is
|
|
|
|
|
* enabled if either shader stage includes the execution mode.
|
|
|
|
|
*
|
|
|
|
|
* and about Triangles, Quads, IsoLines, VertexOrderCw, VertexOrderCcw,
|
|
|
|
|
* PointMode, SpacingEqual, SpacingFractionalEven, SpacingFractionalOdd,
|
|
|
|
|
* and OutputVertices, it says:
|
|
|
|
|
*
|
|
|
|
|
* "One mode must be set in at least one of the tessellation
|
|
|
|
|
* shader stages."
|
|
|
|
|
*
|
|
|
|
|
* So, the fields can be set in either the TCS or TES, but they must
|
|
|
|
|
* agree if set in both. Our backend looks at TES, so bitwise-or in
|
|
|
|
|
* the values from the TCS.
|
|
|
|
|
*/
|
|
|
|
|
assert(tcs_info->tess.tcs_vertices_out == 0 ||
|
|
|
|
|
tes_info->tess.tcs_vertices_out == 0 ||
|
|
|
|
|
tcs_info->tess.tcs_vertices_out == tes_info->tess.tcs_vertices_out);
|
|
|
|
|
tes_info->tess.tcs_vertices_out |= tcs_info->tess.tcs_vertices_out;
|
|
|
|
|
|
|
|
|
|
assert(tcs_info->tess.spacing == TESS_SPACING_UNSPECIFIED ||
|
|
|
|
|
tes_info->tess.spacing == TESS_SPACING_UNSPECIFIED ||
|
|
|
|
|
tcs_info->tess.spacing == tes_info->tess.spacing);
|
|
|
|
|
tes_info->tess.spacing |= tcs_info->tess.spacing;
|
|
|
|
|
|
2017-06-28 09:39:55 +02:00
|
|
|
assert(tcs_info->tess.primitive_mode == 0 ||
|
|
|
|
|
tes_info->tess.primitive_mode == 0 ||
|
|
|
|
|
tcs_info->tess.primitive_mode == tes_info->tess.primitive_mode);
|
|
|
|
|
tes_info->tess.primitive_mode |= tcs_info->tess.primitive_mode;
|
2016-09-25 17:43:06 -07:00
|
|
|
tes_info->tess.ccw |= tcs_info->tess.ccw;
|
|
|
|
|
tes_info->tess.point_mode |= tcs_info->tess.point_mode;
|
|
|
|
|
}
|
|
|
|
|
|
2017-10-27 16:03:58 -07:00
|
|
|
static void
|
|
|
|
|
anv_pipeline_link_tcs(const struct brw_compiler *compiler,
|
|
|
|
|
struct anv_pipeline_stage *tcs_stage,
|
|
|
|
|
struct anv_pipeline_stage *tes_stage)
|
|
|
|
|
{
|
|
|
|
|
assert(tes_stage && tes_stage->stage == MESA_SHADER_TESS_EVAL);
|
|
|
|
|
|
2019-06-04 18:23:17 -05:00
|
|
|
brw_nir_link_shaders(compiler, tcs_stage->nir, tes_stage->nir);
|
2017-10-27 17:07:52 -07:00
|
|
|
|
2017-10-27 16:03:58 -07:00
|
|
|
nir_lower_patch_vertices(tes_stage->nir,
|
|
|
|
|
tcs_stage->nir->info.tess.tcs_vertices_out,
|
|
|
|
|
NULL);
|
|
|
|
|
|
|
|
|
|
/* Copy TCS info into the TES info */
|
|
|
|
|
merge_tess_info(&tes_stage->nir->info, &tcs_stage->nir->info);
|
|
|
|
|
|
|
|
|
|
/* Whacking the key after cache lookup is a bit sketchy, but all of
|
|
|
|
|
* this comes from the SPIR-V, which is part of the hash used for the
|
|
|
|
|
* pipeline cache. So it should be safe.
|
|
|
|
|
*/
|
|
|
|
|
tcs_stage->key.tcs.tes_primitive_mode =
|
|
|
|
|
tes_stage->nir->info.tess.primitive_mode;
|
|
|
|
|
tcs_stage->key.tcs.quads_workaround =
|
|
|
|
|
compiler->devinfo->gen < 9 &&
|
|
|
|
|
tes_stage->nir->info.tess.primitive_mode == 7 /* GL_QUADS */ &&
|
|
|
|
|
tes_stage->nir->info.tess.spacing == TESS_SPACING_EQUAL;
|
|
|
|
|
}
|
|
|
|
|
|
2019-04-24 03:19:25 -05:00
|
|
|
static void
|
2017-10-27 16:54:32 -07:00
|
|
|
anv_pipeline_compile_tcs(const struct brw_compiler *compiler,
|
|
|
|
|
void *mem_ctx,
|
2019-02-18 15:40:49 +11:00
|
|
|
struct anv_device *device,
|
2017-10-27 16:54:32 -07:00
|
|
|
struct anv_pipeline_stage *tcs_stage,
|
|
|
|
|
struct anv_pipeline_stage *prev_stage)
|
|
|
|
|
{
|
2018-08-07 16:21:13 -07:00
|
|
|
tcs_stage->key.tcs.outputs_written =
|
|
|
|
|
tcs_stage->nir->info.outputs_written;
|
|
|
|
|
tcs_stage->key.tcs.patch_outputs_written =
|
|
|
|
|
tcs_stage->nir->info.patch_outputs_written;
|
|
|
|
|
|
2019-04-24 02:00:25 -05:00
|
|
|
tcs_stage->num_stats = 1;
|
2019-04-24 03:19:25 -05:00
|
|
|
tcs_stage->code = brw_compile_tcs(compiler, device, mem_ctx,
|
|
|
|
|
&tcs_stage->key.tcs,
|
|
|
|
|
&tcs_stage->prog_data.tcs,
|
2019-04-24 02:00:25 -05:00
|
|
|
tcs_stage->nir, -1,
|
|
|
|
|
tcs_stage->stats, NULL);
|
2017-10-27 16:54:32 -07:00
|
|
|
}
|
|
|
|
|
|
2017-10-27 16:03:58 -07:00
|
|
|
static void
|
|
|
|
|
anv_pipeline_link_tes(const struct brw_compiler *compiler,
|
|
|
|
|
struct anv_pipeline_stage *tes_stage,
|
|
|
|
|
struct anv_pipeline_stage *next_stage)
|
|
|
|
|
{
|
2017-10-27 17:07:52 -07:00
|
|
|
if (next_stage)
|
2019-06-04 18:23:17 -05:00
|
|
|
brw_nir_link_shaders(compiler, tes_stage->nir, next_stage->nir);
|
2017-10-27 16:03:58 -07:00
|
|
|
}
|
|
|
|
|
|
2019-04-24 03:19:25 -05:00
|
|
|
static void
|
2017-10-27 16:54:32 -07:00
|
|
|
anv_pipeline_compile_tes(const struct brw_compiler *compiler,
|
|
|
|
|
void *mem_ctx,
|
2019-02-18 15:40:49 +11:00
|
|
|
struct anv_device *device,
|
2017-10-27 16:54:32 -07:00
|
|
|
struct anv_pipeline_stage *tes_stage,
|
|
|
|
|
struct anv_pipeline_stage *tcs_stage)
|
2016-09-25 17:43:06 -07:00
|
|
|
{
|
2018-08-07 16:21:13 -07:00
|
|
|
tes_stage->key.tes.inputs_read =
|
|
|
|
|
tcs_stage->nir->info.outputs_written;
|
|
|
|
|
tes_stage->key.tes.patch_inputs_read =
|
|
|
|
|
tcs_stage->nir->info.patch_outputs_written;
|
|
|
|
|
|
2019-04-24 02:00:25 -05:00
|
|
|
tes_stage->num_stats = 1;
|
2019-04-24 03:19:25 -05:00
|
|
|
tes_stage->code = brw_compile_tes(compiler, device, mem_ctx,
|
|
|
|
|
&tes_stage->key.tes,
|
|
|
|
|
&tcs_stage->prog_data.tcs.base.vue_map,
|
|
|
|
|
&tes_stage->prog_data.tes,
|
2019-08-23 15:33:24 -05:00
|
|
|
tes_stage->nir, -1,
|
2019-04-24 02:00:25 -05:00
|
|
|
tes_stage->stats, NULL);
|
2016-09-25 17:43:06 -07:00
|
|
|
}
|
|
|
|
|
|
2017-10-27 16:03:58 -07:00
|
|
|
static void
|
|
|
|
|
anv_pipeline_link_gs(const struct brw_compiler *compiler,
|
|
|
|
|
struct anv_pipeline_stage *gs_stage,
|
|
|
|
|
struct anv_pipeline_stage *next_stage)
|
|
|
|
|
{
|
2017-10-27 17:07:52 -07:00
|
|
|
if (next_stage)
|
2019-06-04 18:23:17 -05:00
|
|
|
brw_nir_link_shaders(compiler, gs_stage->nir, next_stage->nir);
|
2017-10-27 16:03:58 -07:00
|
|
|
}
|
|
|
|
|
|
2019-04-24 03:19:25 -05:00
|
|
|
static void
|
2017-10-27 16:54:32 -07:00
|
|
|
anv_pipeline_compile_gs(const struct brw_compiler *compiler,
|
|
|
|
|
void *mem_ctx,
|
2019-02-18 15:40:49 +11:00
|
|
|
struct anv_device *device,
|
2017-10-27 16:54:32 -07:00
|
|
|
struct anv_pipeline_stage *gs_stage,
|
|
|
|
|
struct anv_pipeline_stage *prev_stage)
|
2015-10-21 18:45:48 -07:00
|
|
|
{
|
2017-10-27 16:54:32 -07:00
|
|
|
brw_compute_vue_map(compiler->devinfo,
|
|
|
|
|
&gs_stage->prog_data.gs.base.vue_map,
|
|
|
|
|
gs_stage->nir->info.outputs_written,
|
|
|
|
|
gs_stage->nir->info.separate_shader);
|
|
|
|
|
|
2019-04-24 02:00:25 -05:00
|
|
|
gs_stage->num_stats = 1;
|
2019-04-24 03:19:25 -05:00
|
|
|
gs_stage->code = brw_compile_gs(compiler, device, mem_ctx,
|
|
|
|
|
&gs_stage->key.gs,
|
|
|
|
|
&gs_stage->prog_data.gs,
|
2019-04-24 02:00:25 -05:00
|
|
|
gs_stage->nir, NULL, -1,
|
|
|
|
|
gs_stage->stats, NULL);
|
2015-10-21 18:45:48 -07:00
|
|
|
}
|
|
|
|
|
|
2017-10-27 16:03:58 -07:00
|
|
|
static void
|
|
|
|
|
anv_pipeline_link_fs(const struct brw_compiler *compiler,
|
|
|
|
|
struct anv_pipeline_stage *stage)
|
|
|
|
|
{
|
2019-10-30 14:07:47 -05:00
|
|
|
unsigned num_rt_bindings;
|
|
|
|
|
struct anv_pipeline_binding rt_bindings[MAX_RTS];
|
|
|
|
|
if (stage->key.wm.nr_color_regions > 0) {
|
|
|
|
|
assert(stage->key.wm.nr_color_regions <= MAX_RTS);
|
|
|
|
|
for (unsigned rt = 0; rt < stage->key.wm.nr_color_regions; rt++) {
|
|
|
|
|
if (stage->key.wm.color_outputs_valid & BITFIELD_BIT(rt)) {
|
|
|
|
|
rt_bindings[rt] = (struct anv_pipeline_binding) {
|
|
|
|
|
.set = ANV_DESCRIPTOR_SET_COLOR_ATTACHMENTS,
|
|
|
|
|
.index = rt,
|
|
|
|
|
};
|
|
|
|
|
} else {
|
|
|
|
|
/* Setup a null render target */
|
|
|
|
|
rt_bindings[rt] = (struct anv_pipeline_binding) {
|
|
|
|
|
.set = ANV_DESCRIPTOR_SET_COLOR_ATTACHMENTS,
|
|
|
|
|
.index = UINT32_MAX,
|
|
|
|
|
};
|
|
|
|
|
}
|
2019-04-30 08:38:16 +02:00
|
|
|
}
|
2019-10-30 14:07:47 -05:00
|
|
|
num_rt_bindings = stage->key.wm.nr_color_regions;
|
|
|
|
|
} else {
|
|
|
|
|
/* Setup a null render target */
|
|
|
|
|
rt_bindings[0] = (struct anv_pipeline_binding) {
|
|
|
|
|
.set = ANV_DESCRIPTOR_SET_COLOR_ATTACHMENTS,
|
|
|
|
|
.index = UINT32_MAX,
|
|
|
|
|
};
|
|
|
|
|
num_rt_bindings = 1;
|
2017-10-27 16:03:58 -07:00
|
|
|
}
|
|
|
|
|
|
2019-10-30 14:07:47 -05:00
|
|
|
assert(num_rt_bindings <= MAX_RTS);
|
|
|
|
|
assert(stage->bind_map.surface_count == 0);
|
|
|
|
|
typed_memcpy(stage->bind_map.surface_to_descriptor,
|
|
|
|
|
rt_bindings, num_rt_bindings);
|
|
|
|
|
stage->bind_map.surface_count += num_rt_bindings;
|
2017-10-27 16:03:58 -07:00
|
|
|
|
2019-10-30 14:07:47 -05:00
|
|
|
/* Now that we've set up the color attachments, we can go through and
|
|
|
|
|
* eliminate any shader outputs that map to VK_ATTACHMENT_UNUSED in the
|
|
|
|
|
* hopes that dead code can clean them up in this and any earlier shader
|
|
|
|
|
* stages.
|
|
|
|
|
*/
|
|
|
|
|
nir_function_impl *impl = nir_shader_get_entrypoint(stage->nir);
|
2017-10-27 16:03:58 -07:00
|
|
|
bool deleted_output = false;
|
|
|
|
|
nir_foreach_variable_safe(var, &stage->nir->outputs) {
|
2019-10-30 14:07:47 -05:00
|
|
|
/* TODO: We don't delete depth/stencil writes. We probably could if the
|
|
|
|
|
* subpass doesn't have a depth/stencil attachment.
|
|
|
|
|
*/
|
2017-10-27 16:03:58 -07:00
|
|
|
if (var->data.location < FRAG_RESULT_DATA0)
|
|
|
|
|
continue;
|
|
|
|
|
|
|
|
|
|
const unsigned rt = var->data.location - FRAG_RESULT_DATA0;
|
2019-04-30 08:38:16 +02:00
|
|
|
|
2019-10-30 14:07:47 -05:00
|
|
|
/* If this is the RT at location 0 and we have alpha to coverage
|
|
|
|
|
* enabled we still need that write because it will affect the coverage
|
|
|
|
|
* mask even if it's never written to a color target.
|
|
|
|
|
*/
|
|
|
|
|
if (rt == 0 && stage->key.wm.alpha_to_coverage)
|
|
|
|
|
continue;
|
|
|
|
|
|
|
|
|
|
const unsigned array_len =
|
|
|
|
|
glsl_type_is_array(var->type) ? glsl_get_length(var->type) : 1;
|
|
|
|
|
assert(rt + array_len <= MAX_RTS);
|
|
|
|
|
|
|
|
|
|
if (rt >= MAX_RTS || !(stage->key.wm.color_outputs_valid &
|
|
|
|
|
BITFIELD_RANGE(rt, array_len))) {
|
2017-10-27 16:03:58 -07:00
|
|
|
deleted_output = true;
|
2019-01-16 00:05:04 +01:00
|
|
|
var->data.mode = nir_var_function_temp;
|
2017-10-27 16:03:58 -07:00
|
|
|
exec_node_remove(&var->node);
|
|
|
|
|
exec_list_push_tail(&impl->locals, &var->node);
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
if (deleted_output)
|
|
|
|
|
nir_fixup_deref_modes(stage->nir);
|
|
|
|
|
|
2019-10-30 14:07:47 -05:00
|
|
|
/* We stored the number of subpass color attachments in nr_color_regions
|
|
|
|
|
* when calculating the key for caching. Now that we've computed the bind
|
|
|
|
|
* map, we can reduce this to the actual max before we go into the back-end
|
|
|
|
|
* compiler.
|
2019-10-30 15:53:11 -05:00
|
|
|
*/
|
2019-10-30 14:07:47 -05:00
|
|
|
stage->key.wm.nr_color_regions =
|
|
|
|
|
util_last_bit(stage->key.wm.color_outputs_valid);
|
2017-10-27 16:03:58 -07:00
|
|
|
}
|
|
|
|
|
|
2019-04-24 03:19:25 -05:00
|
|
|
static void
|
2017-10-27 16:54:32 -07:00
|
|
|
anv_pipeline_compile_fs(const struct brw_compiler *compiler,
|
|
|
|
|
void *mem_ctx,
|
2019-02-18 15:40:49 +11:00
|
|
|
struct anv_device *device,
|
2017-10-27 16:54:32 -07:00
|
|
|
struct anv_pipeline_stage *fs_stage,
|
|
|
|
|
struct anv_pipeline_stage *prev_stage)
|
2015-10-19 22:06:59 -07:00
|
|
|
{
|
2017-10-26 17:56:07 -07:00
|
|
|
/* TODO: we could set this to 0 based on the information in nir_shader, but
|
|
|
|
|
* we need this before we call spirv_to_nir.
|
|
|
|
|
*/
|
2017-10-27 16:54:32 -07:00
|
|
|
assert(prev_stage);
|
|
|
|
|
fs_stage->key.wm.input_slots_valid =
|
|
|
|
|
prev_stage->prog_data.vue.vue_map.slots_valid;
|
2015-10-19 22:06:59 -07:00
|
|
|
|
2019-04-24 03:19:25 -05:00
|
|
|
fs_stage->code = brw_compile_fs(compiler, device, mem_ctx,
|
|
|
|
|
&fs_stage->key.wm,
|
|
|
|
|
&fs_stage->prog_data.wm,
|
2019-08-23 15:33:24 -05:00
|
|
|
fs_stage->nir, -1, -1, -1,
|
2019-04-24 02:00:25 -05:00
|
|
|
true, false, NULL,
|
|
|
|
|
fs_stage->stats, NULL);
|
|
|
|
|
|
|
|
|
|
fs_stage->num_stats = (uint32_t)fs_stage->prog_data.wm.dispatch_8 +
|
|
|
|
|
(uint32_t)fs_stage->prog_data.wm.dispatch_16 +
|
|
|
|
|
(uint32_t)fs_stage->prog_data.wm.dispatch_32;
|
2018-07-11 00:03:27 -07:00
|
|
|
|
2019-10-30 15:50:51 -05:00
|
|
|
if (fs_stage->key.wm.color_outputs_valid == 0 &&
|
2018-07-11 00:03:27 -07:00
|
|
|
!fs_stage->prog_data.wm.has_side_effects &&
|
2019-10-30 15:50:51 -05:00
|
|
|
!fs_stage->prog_data.wm.uses_omask &&
|
|
|
|
|
!fs_stage->key.wm.alpha_to_coverage &&
|
2018-07-11 00:03:27 -07:00
|
|
|
!fs_stage->prog_data.wm.uses_kill &&
|
|
|
|
|
fs_stage->prog_data.wm.computed_depth_mode == BRW_PSCDEPTH_OFF &&
|
|
|
|
|
!fs_stage->prog_data.wm.computed_stencil) {
|
|
|
|
|
/* This fragment shader has no outputs and no side effects. Go ahead
|
|
|
|
|
* and return the code pointer so we don't accidentally think the
|
|
|
|
|
* compile failed but zero out prog_data which will set program_size to
|
|
|
|
|
* zero and disable the stage.
|
|
|
|
|
*/
|
|
|
|
|
memset(&fs_stage->prog_data, 0, sizeof(fs_stage->prog_data));
|
|
|
|
|
}
|
2015-10-19 22:06:59 -07:00
|
|
|
}
|
|
|
|
|
|
2019-04-24 03:02:35 -05:00
|
|
|
static void
|
|
|
|
|
anv_pipeline_add_executable(struct anv_pipeline *pipeline,
|
|
|
|
|
struct anv_pipeline_stage *stage,
|
|
|
|
|
struct brw_compile_stats *stats,
|
|
|
|
|
uint32_t code_offset)
|
|
|
|
|
{
|
2019-10-09 13:21:21 -05:00
|
|
|
char *nir = NULL;
|
|
|
|
|
if (stage->nir &&
|
|
|
|
|
(pipeline->flags &
|
|
|
|
|
VK_PIPELINE_CREATE_CAPTURE_INTERNAL_REPRESENTATIONS_BIT_KHR)) {
|
|
|
|
|
char *stream_data = NULL;
|
|
|
|
|
size_t stream_size = 0;
|
|
|
|
|
FILE *stream = open_memstream(&stream_data, &stream_size);
|
|
|
|
|
|
|
|
|
|
nir_print_shader(stage->nir, stream);
|
|
|
|
|
|
|
|
|
|
fclose(stream);
|
|
|
|
|
|
|
|
|
|
/* Copy it to a ralloc'd thing */
|
|
|
|
|
nir = ralloc_size(pipeline->mem_ctx, stream_size + 1);
|
|
|
|
|
memcpy(nir, stream_data, stream_size);
|
|
|
|
|
nir[stream_size] = 0;
|
|
|
|
|
|
|
|
|
|
free(stream_data);
|
|
|
|
|
}
|
|
|
|
|
|
2019-04-24 03:02:35 -05:00
|
|
|
char *disasm = NULL;
|
|
|
|
|
if (stage->code &&
|
|
|
|
|
(pipeline->flags &
|
|
|
|
|
VK_PIPELINE_CREATE_CAPTURE_INTERNAL_REPRESENTATIONS_BIT_KHR)) {
|
|
|
|
|
char *stream_data = NULL;
|
|
|
|
|
size_t stream_size = 0;
|
|
|
|
|
FILE *stream = open_memstream(&stream_data, &stream_size);
|
|
|
|
|
|
|
|
|
|
/* Creating this is far cheaper than it looks. It's perfectly fine to
|
|
|
|
|
* do it for every binary.
|
|
|
|
|
*/
|
|
|
|
|
struct gen_disasm *d = gen_disasm_create(&pipeline->device->info);
|
|
|
|
|
gen_disasm_disassemble(d, stage->code, code_offset, stream);
|
|
|
|
|
gen_disasm_destroy(d);
|
|
|
|
|
|
|
|
|
|
fclose(stream);
|
|
|
|
|
|
|
|
|
|
/* Copy it to a ralloc'd thing */
|
|
|
|
|
disasm = ralloc_size(pipeline->mem_ctx, stream_size + 1);
|
|
|
|
|
memcpy(disasm, stream_data, stream_size);
|
|
|
|
|
disasm[stream_size] = 0;
|
|
|
|
|
|
|
|
|
|
free(stream_data);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
pipeline->executables[pipeline->num_executables++] =
|
|
|
|
|
(struct anv_pipeline_executable) {
|
|
|
|
|
.stage = stage->stage,
|
|
|
|
|
.stats = *stats,
|
2019-10-09 13:21:21 -05:00
|
|
|
.nir = nir,
|
2019-04-24 03:02:35 -05:00
|
|
|
.disasm = disasm,
|
|
|
|
|
};
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static void
|
|
|
|
|
anv_pipeline_add_executables(struct anv_pipeline *pipeline,
|
|
|
|
|
struct anv_pipeline_stage *stage,
|
|
|
|
|
struct anv_shader_bin *bin)
|
|
|
|
|
{
|
|
|
|
|
if (stage->stage == MESA_SHADER_FRAGMENT) {
|
|
|
|
|
/* We pull the prog data and stats out of the anv_shader_bin because
|
|
|
|
|
* the anv_pipeline_stage may not be fully populated if we successfully
|
|
|
|
|
* looked up the shader in a cache.
|
|
|
|
|
*/
|
|
|
|
|
const struct brw_wm_prog_data *wm_prog_data =
|
|
|
|
|
(const struct brw_wm_prog_data *)bin->prog_data;
|
|
|
|
|
struct brw_compile_stats *stats = bin->stats;
|
|
|
|
|
|
|
|
|
|
if (wm_prog_data->dispatch_8) {
|
|
|
|
|
anv_pipeline_add_executable(pipeline, stage, stats++, 0);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
if (wm_prog_data->dispatch_16) {
|
|
|
|
|
anv_pipeline_add_executable(pipeline, stage, stats++,
|
|
|
|
|
wm_prog_data->prog_offset_16);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
if (wm_prog_data->dispatch_32) {
|
|
|
|
|
anv_pipeline_add_executable(pipeline, stage, stats++,
|
|
|
|
|
wm_prog_data->prog_offset_32);
|
|
|
|
|
}
|
|
|
|
|
} else {
|
|
|
|
|
anv_pipeline_add_executable(pipeline, stage, bin->stats, 0);
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
2017-10-27 10:18:31 -07:00
|
|
|
static VkResult
|
|
|
|
|
anv_pipeline_compile_graphics(struct anv_pipeline *pipeline,
|
|
|
|
|
struct anv_pipeline_cache *cache,
|
|
|
|
|
const VkGraphicsPipelineCreateInfo *info)
|
|
|
|
|
{
|
2019-03-19 15:23:37 +00:00
|
|
|
VkPipelineCreationFeedbackEXT pipeline_feedback = {
|
|
|
|
|
.flags = VK_PIPELINE_CREATION_FEEDBACK_VALID_BIT_EXT,
|
|
|
|
|
};
|
|
|
|
|
int64_t pipeline_start = os_time_get_nano();
|
|
|
|
|
|
2017-10-27 16:03:58 -07:00
|
|
|
const struct brw_compiler *compiler =
|
|
|
|
|
pipeline->device->instance->physicalDevice.compiler;
|
2017-10-27 10:18:31 -07:00
|
|
|
struct anv_pipeline_stage stages[MESA_SHADER_STAGES] = {};
|
|
|
|
|
|
2017-10-27 14:47:38 -07:00
|
|
|
pipeline->active_stages = 0;
|
|
|
|
|
|
2017-10-27 10:18:31 -07:00
|
|
|
VkResult result;
|
|
|
|
|
for (uint32_t i = 0; i < info->stageCount; i++) {
|
|
|
|
|
const VkPipelineShaderStageCreateInfo *sinfo = &info->pStages[i];
|
|
|
|
|
gl_shader_stage stage = vk_to_mesa_shader_stage(sinfo->stage);
|
|
|
|
|
|
|
|
|
|
pipeline->active_stages |= sinfo->stage;
|
|
|
|
|
|
2019-03-19 15:23:37 +00:00
|
|
|
int64_t stage_start = os_time_get_nano();
|
|
|
|
|
|
2017-10-27 10:18:31 -07:00
|
|
|
stages[stage].stage = stage;
|
|
|
|
|
stages[stage].module = anv_shader_module_from_handle(sinfo->module);
|
|
|
|
|
stages[stage].entrypoint = sinfo->pName;
|
|
|
|
|
stages[stage].spec_info = sinfo->pSpecializationInfo;
|
2018-10-12 17:01:24 -05:00
|
|
|
anv_pipeline_hash_shader(stages[stage].module,
|
|
|
|
|
stages[stage].entrypoint,
|
|
|
|
|
stage,
|
|
|
|
|
stages[stage].spec_info,
|
|
|
|
|
stages[stage].shader_sha1);
|
2017-10-27 10:18:31 -07:00
|
|
|
|
|
|
|
|
const struct gen_device_info *devinfo = &pipeline->device->info;
|
|
|
|
|
switch (stage) {
|
|
|
|
|
case MESA_SHADER_VERTEX:
|
2019-02-22 15:21:13 -06:00
|
|
|
populate_vs_prog_key(devinfo, sinfo->flags, &stages[stage].key.vs);
|
2017-10-27 10:18:31 -07:00
|
|
|
break;
|
|
|
|
|
case MESA_SHADER_TESS_CTRL:
|
2019-02-22 15:21:13 -06:00
|
|
|
populate_tcs_prog_key(devinfo, sinfo->flags,
|
2017-10-27 10:18:31 -07:00
|
|
|
info->pTessellationState->patchControlPoints,
|
|
|
|
|
&stages[stage].key.tcs);
|
|
|
|
|
break;
|
|
|
|
|
case MESA_SHADER_TESS_EVAL:
|
2019-02-22 15:21:13 -06:00
|
|
|
populate_tes_prog_key(devinfo, sinfo->flags, &stages[stage].key.tes);
|
2017-10-27 10:18:31 -07:00
|
|
|
break;
|
|
|
|
|
case MESA_SHADER_GEOMETRY:
|
2019-02-22 15:21:13 -06:00
|
|
|
populate_gs_prog_key(devinfo, sinfo->flags, &stages[stage].key.gs);
|
2017-10-27 10:18:31 -07:00
|
|
|
break;
|
|
|
|
|
case MESA_SHADER_FRAGMENT:
|
2019-02-22 15:21:13 -06:00
|
|
|
populate_wm_prog_key(devinfo, sinfo->flags,
|
|
|
|
|
pipeline->subpass,
|
2017-10-27 10:18:31 -07:00
|
|
|
info->pMultisampleState,
|
|
|
|
|
&stages[stage].key.wm);
|
|
|
|
|
break;
|
|
|
|
|
default:
|
|
|
|
|
unreachable("Invalid graphics shader stage");
|
|
|
|
|
}
|
2019-03-19 15:23:37 +00:00
|
|
|
|
|
|
|
|
stages[stage].feedback.duration += os_time_get_nano() - stage_start;
|
|
|
|
|
stages[stage].feedback.flags |= VK_PIPELINE_CREATION_FEEDBACK_VALID_BIT_EXT;
|
2017-10-27 10:18:31 -07:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
if (pipeline->active_stages & VK_SHADER_STAGE_TESSELLATION_EVALUATION_BIT)
|
|
|
|
|
pipeline->active_stages |= VK_SHADER_STAGE_TESSELLATION_CONTROL_BIT;
|
|
|
|
|
|
|
|
|
|
assert(pipeline->active_stages & VK_SHADER_STAGE_VERTEX_BIT);
|
|
|
|
|
|
|
|
|
|
ANV_FROM_HANDLE(anv_pipeline_layout, layout, info->layout);
|
|
|
|
|
|
|
|
|
|
unsigned char sha1[20];
|
|
|
|
|
anv_pipeline_hash_graphics(pipeline, layout, stages, sha1);
|
|
|
|
|
|
2019-04-24 19:54:14 -05:00
|
|
|
for (unsigned s = 0; s < MESA_SHADER_STAGES; s++) {
|
|
|
|
|
if (!stages[s].entrypoint)
|
|
|
|
|
continue;
|
|
|
|
|
|
|
|
|
|
stages[s].cache_key.stage = s;
|
|
|
|
|
memcpy(stages[s].cache_key.sha1, sha1, sizeof(sha1));
|
|
|
|
|
}
|
|
|
|
|
|
2019-04-24 19:56:39 -05:00
|
|
|
const bool skip_cache_lookup =
|
|
|
|
|
(pipeline->flags & VK_PIPELINE_CREATE_CAPTURE_INTERNAL_REPRESENTATIONS_BIT_KHR);
|
2017-10-27 10:18:31 -07:00
|
|
|
|
2019-04-24 19:56:39 -05:00
|
|
|
if (!skip_cache_lookup) {
|
|
|
|
|
unsigned found = 0;
|
|
|
|
|
unsigned cache_hits = 0;
|
|
|
|
|
for (unsigned s = 0; s < MESA_SHADER_STAGES; s++) {
|
|
|
|
|
if (!stages[s].entrypoint)
|
|
|
|
|
continue;
|
2019-03-19 15:23:37 +00:00
|
|
|
|
2019-04-24 19:56:39 -05:00
|
|
|
int64_t stage_start = os_time_get_nano();
|
2019-03-19 15:23:37 +00:00
|
|
|
|
2019-04-24 19:56:39 -05:00
|
|
|
bool cache_hit;
|
|
|
|
|
struct anv_shader_bin *bin =
|
|
|
|
|
anv_device_search_for_kernel(pipeline->device, cache,
|
|
|
|
|
&stages[s].cache_key,
|
|
|
|
|
sizeof(stages[s].cache_key), &cache_hit);
|
|
|
|
|
if (bin) {
|
|
|
|
|
found++;
|
|
|
|
|
pipeline->shaders[s] = bin;
|
|
|
|
|
}
|
2017-10-27 15:05:02 -07:00
|
|
|
|
2019-04-24 19:56:39 -05:00
|
|
|
if (cache_hit) {
|
|
|
|
|
cache_hits++;
|
|
|
|
|
stages[s].feedback.flags |=
|
|
|
|
|
VK_PIPELINE_CREATION_FEEDBACK_APPLICATION_PIPELINE_CACHE_HIT_BIT_EXT;
|
|
|
|
|
}
|
|
|
|
|
stages[s].feedback.duration += os_time_get_nano() - stage_start;
|
2019-03-19 15:23:37 +00:00
|
|
|
}
|
2019-04-24 19:56:39 -05:00
|
|
|
|
|
|
|
|
if (found == __builtin_popcount(pipeline->active_stages)) {
|
|
|
|
|
if (cache_hits == found) {
|
|
|
|
|
pipeline_feedback.flags |=
|
|
|
|
|
VK_PIPELINE_CREATION_FEEDBACK_APPLICATION_PIPELINE_CACHE_HIT_BIT_EXT;
|
|
|
|
|
}
|
|
|
|
|
/* We found all our shaders in the cache. We're done. */
|
2019-04-24 03:02:35 -05:00
|
|
|
for (unsigned s = 0; s < MESA_SHADER_STAGES; s++) {
|
|
|
|
|
if (!stages[s].entrypoint)
|
|
|
|
|
continue;
|
|
|
|
|
|
|
|
|
|
anv_pipeline_add_executables(pipeline, &stages[s],
|
|
|
|
|
pipeline->shaders[s]);
|
|
|
|
|
}
|
2019-04-24 19:56:39 -05:00
|
|
|
goto done;
|
|
|
|
|
} else if (found > 0) {
|
|
|
|
|
/* We found some but not all of our shaders. This shouldn't happen
|
|
|
|
|
* most of the time but it can if we have a partially populated
|
|
|
|
|
* pipeline cache.
|
|
|
|
|
*/
|
|
|
|
|
assert(found < __builtin_popcount(pipeline->active_stages));
|
|
|
|
|
|
|
|
|
|
vk_debug_report(&pipeline->device->instance->debug_report_callbacks,
|
|
|
|
|
VK_DEBUG_REPORT_WARNING_BIT_EXT |
|
|
|
|
|
VK_DEBUG_REPORT_PERFORMANCE_WARNING_BIT_EXT,
|
|
|
|
|
VK_DEBUG_REPORT_OBJECT_TYPE_PIPELINE_CACHE_EXT,
|
|
|
|
|
(uint64_t)(uintptr_t)cache,
|
|
|
|
|
0, 0, "anv",
|
|
|
|
|
"Found a partial pipeline in the cache. This is "
|
|
|
|
|
"most likely caused by an incomplete pipeline cache "
|
|
|
|
|
"import or export");
|
|
|
|
|
|
|
|
|
|
/* We're going to have to recompile anyway, so just throw away our
|
|
|
|
|
* references to the shaders in the cache. We'll get them out of the
|
|
|
|
|
* cache again as part of the compilation process.
|
|
|
|
|
*/
|
|
|
|
|
for (unsigned s = 0; s < MESA_SHADER_STAGES; s++) {
|
|
|
|
|
stages[s].feedback.flags = 0;
|
|
|
|
|
if (pipeline->shaders[s]) {
|
|
|
|
|
anv_shader_bin_unref(pipeline->device, pipeline->shaders[s]);
|
|
|
|
|
pipeline->shaders[s] = NULL;
|
|
|
|
|
}
|
2017-10-27 15:05:02 -07:00
|
|
|
}
|
|
|
|
|
}
|
2017-10-27 10:18:31 -07:00
|
|
|
}
|
|
|
|
|
|
2017-10-27 15:47:11 -07:00
|
|
|
void *pipeline_ctx = ralloc_context(NULL);
|
|
|
|
|
|
2017-10-27 10:18:31 -07:00
|
|
|
for (unsigned s = 0; s < MESA_SHADER_STAGES; s++) {
|
|
|
|
|
if (!stages[s].entrypoint)
|
|
|
|
|
continue;
|
|
|
|
|
|
2019-03-19 15:23:37 +00:00
|
|
|
int64_t stage_start = os_time_get_nano();
|
|
|
|
|
|
2017-10-27 10:18:31 -07:00
|
|
|
assert(stages[s].stage == s);
|
2017-10-27 15:05:02 -07:00
|
|
|
assert(pipeline->shaders[s] == NULL);
|
2017-10-27 10:18:31 -07:00
|
|
|
|
2017-10-27 15:47:11 -07:00
|
|
|
stages[s].bind_map = (struct anv_pipeline_bind_map) {
|
|
|
|
|
.surface_to_descriptor = stages[s].surface_to_descriptor,
|
|
|
|
|
.sampler_to_descriptor = stages[s].sampler_to_descriptor
|
|
|
|
|
};
|
|
|
|
|
|
2018-10-12 17:54:41 -05:00
|
|
|
stages[s].nir = anv_pipeline_stage_get_nir(pipeline, cache,
|
|
|
|
|
pipeline_ctx,
|
|
|
|
|
&stages[s]);
|
2018-08-08 15:42:49 +01:00
|
|
|
if (stages[s].nir == NULL) {
|
|
|
|
|
result = vk_error(VK_ERROR_OUT_OF_HOST_MEMORY);
|
2017-10-27 15:47:11 -07:00
|
|
|
goto fail;
|
2018-08-08 15:42:49 +01:00
|
|
|
}
|
2019-03-19 15:23:37 +00:00
|
|
|
|
|
|
|
|
stages[s].feedback.duration += os_time_get_nano() - stage_start;
|
2017-10-27 15:47:11 -07:00
|
|
|
}
|
|
|
|
|
|
2017-10-27 16:03:58 -07:00
|
|
|
/* Walk backwards to link */
|
|
|
|
|
struct anv_pipeline_stage *next_stage = NULL;
|
|
|
|
|
for (int s = MESA_SHADER_STAGES - 1; s >= 0; s--) {
|
|
|
|
|
if (!stages[s].entrypoint)
|
|
|
|
|
continue;
|
|
|
|
|
|
|
|
|
|
switch (s) {
|
|
|
|
|
case MESA_SHADER_VERTEX:
|
|
|
|
|
anv_pipeline_link_vs(compiler, &stages[s], next_stage);
|
|
|
|
|
break;
|
|
|
|
|
case MESA_SHADER_TESS_CTRL:
|
|
|
|
|
anv_pipeline_link_tcs(compiler, &stages[s], next_stage);
|
|
|
|
|
break;
|
|
|
|
|
case MESA_SHADER_TESS_EVAL:
|
|
|
|
|
anv_pipeline_link_tes(compiler, &stages[s], next_stage);
|
|
|
|
|
break;
|
|
|
|
|
case MESA_SHADER_GEOMETRY:
|
|
|
|
|
anv_pipeline_link_gs(compiler, &stages[s], next_stage);
|
|
|
|
|
break;
|
|
|
|
|
case MESA_SHADER_FRAGMENT:
|
|
|
|
|
anv_pipeline_link_fs(compiler, &stages[s]);
|
|
|
|
|
break;
|
|
|
|
|
default:
|
|
|
|
|
unreachable("Invalid graphics shader stage");
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
next_stage = &stages[s];
|
|
|
|
|
}
|
|
|
|
|
|
2017-10-27 16:54:32 -07:00
|
|
|
struct anv_pipeline_stage *prev_stage = NULL;
|
2017-10-27 15:47:11 -07:00
|
|
|
for (unsigned s = 0; s < MESA_SHADER_STAGES; s++) {
|
|
|
|
|
if (!stages[s].entrypoint)
|
|
|
|
|
continue;
|
|
|
|
|
|
2019-03-19 15:23:37 +00:00
|
|
|
int64_t stage_start = os_time_get_nano();
|
|
|
|
|
|
2017-10-27 16:54:32 -07:00
|
|
|
void *stage_ctx = ralloc_context(NULL);
|
|
|
|
|
|
2018-09-10 16:17:37 -05:00
|
|
|
nir_xfb_info *xfb_info = NULL;
|
|
|
|
|
if (s == MESA_SHADER_VERTEX ||
|
|
|
|
|
s == MESA_SHADER_TESS_EVAL ||
|
|
|
|
|
s == MESA_SHADER_GEOMETRY)
|
|
|
|
|
xfb_info = nir_gather_xfb_info(stages[s].nir, stage_ctx);
|
|
|
|
|
|
2018-08-07 15:47:54 -07:00
|
|
|
anv_pipeline_lower_nir(pipeline, stage_ctx, &stages[s], layout);
|
|
|
|
|
|
2017-10-27 10:18:31 -07:00
|
|
|
switch (s) {
|
|
|
|
|
case MESA_SHADER_VERTEX:
|
2019-04-24 03:19:25 -05:00
|
|
|
anv_pipeline_compile_vs(compiler, stage_ctx, pipeline->device,
|
|
|
|
|
&stages[s]);
|
2017-10-27 10:18:31 -07:00
|
|
|
break;
|
|
|
|
|
case MESA_SHADER_TESS_CTRL:
|
2019-04-24 03:19:25 -05:00
|
|
|
anv_pipeline_compile_tcs(compiler, stage_ctx, pipeline->device,
|
|
|
|
|
&stages[s], prev_stage);
|
2017-10-27 10:18:31 -07:00
|
|
|
break;
|
|
|
|
|
case MESA_SHADER_TESS_EVAL:
|
2019-04-24 03:19:25 -05:00
|
|
|
anv_pipeline_compile_tes(compiler, stage_ctx, pipeline->device,
|
|
|
|
|
&stages[s], prev_stage);
|
2017-10-27 10:18:31 -07:00
|
|
|
break;
|
|
|
|
|
case MESA_SHADER_GEOMETRY:
|
2019-04-24 03:19:25 -05:00
|
|
|
anv_pipeline_compile_gs(compiler, stage_ctx, pipeline->device,
|
|
|
|
|
&stages[s], prev_stage);
|
2017-10-27 10:18:31 -07:00
|
|
|
break;
|
|
|
|
|
case MESA_SHADER_FRAGMENT:
|
2019-04-24 03:19:25 -05:00
|
|
|
anv_pipeline_compile_fs(compiler, stage_ctx, pipeline->device,
|
|
|
|
|
&stages[s], prev_stage);
|
2017-10-27 10:18:31 -07:00
|
|
|
break;
|
|
|
|
|
default:
|
|
|
|
|
unreachable("Invalid graphics shader stage");
|
|
|
|
|
}
|
2019-04-24 03:19:25 -05:00
|
|
|
if (stages[s].code == NULL) {
|
2017-10-27 16:54:32 -07:00
|
|
|
ralloc_free(stage_ctx);
|
|
|
|
|
result = vk_error(VK_ERROR_OUT_OF_HOST_MEMORY);
|
2017-10-27 10:18:31 -07:00
|
|
|
goto fail;
|
2017-10-27 16:54:32 -07:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
struct anv_shader_bin *bin =
|
|
|
|
|
anv_device_upload_kernel(pipeline->device, cache,
|
|
|
|
|
&stages[s].cache_key,
|
|
|
|
|
sizeof(stages[s].cache_key),
|
2019-04-24 03:19:25 -05:00
|
|
|
stages[s].code,
|
|
|
|
|
stages[s].prog_data.base.program_size,
|
2017-10-27 16:54:32 -07:00
|
|
|
stages[s].nir->constant_data,
|
|
|
|
|
stages[s].nir->constant_data_size,
|
|
|
|
|
&stages[s].prog_data.base,
|
|
|
|
|
brw_prog_data_size(s),
|
2019-04-24 02:00:25 -05:00
|
|
|
stages[s].stats, stages[s].num_stats,
|
2018-09-10 16:17:37 -05:00
|
|
|
xfb_info, &stages[s].bind_map);
|
2017-10-27 16:54:32 -07:00
|
|
|
if (!bin) {
|
|
|
|
|
ralloc_free(stage_ctx);
|
|
|
|
|
result = vk_error(VK_ERROR_OUT_OF_HOST_MEMORY);
|
|
|
|
|
goto fail;
|
|
|
|
|
}
|
|
|
|
|
|
2019-04-24 03:02:35 -05:00
|
|
|
anv_pipeline_add_executables(pipeline, &stages[s], bin);
|
|
|
|
|
|
2017-10-27 16:54:32 -07:00
|
|
|
pipeline->shaders[s] = bin;
|
|
|
|
|
ralloc_free(stage_ctx);
|
|
|
|
|
|
2019-03-19 15:23:37 +00:00
|
|
|
stages[s].feedback.duration += os_time_get_nano() - stage_start;
|
|
|
|
|
|
2017-10-27 16:54:32 -07:00
|
|
|
prev_stage = &stages[s];
|
2017-10-27 10:18:31 -07:00
|
|
|
}
|
|
|
|
|
|
2017-10-27 15:47:11 -07:00
|
|
|
ralloc_free(pipeline_ctx);
|
|
|
|
|
|
2018-07-11 00:03:27 -07:00
|
|
|
done:
|
|
|
|
|
|
|
|
|
|
if (pipeline->shaders[MESA_SHADER_FRAGMENT] &&
|
|
|
|
|
pipeline->shaders[MESA_SHADER_FRAGMENT]->prog_data->program_size == 0) {
|
|
|
|
|
/* This can happen if we decided to implicitly disable the fragment
|
|
|
|
|
* shader. See anv_pipeline_compile_fs().
|
|
|
|
|
*/
|
|
|
|
|
anv_shader_bin_unref(pipeline->device,
|
|
|
|
|
pipeline->shaders[MESA_SHADER_FRAGMENT]);
|
|
|
|
|
pipeline->shaders[MESA_SHADER_FRAGMENT] = NULL;
|
|
|
|
|
pipeline->active_stages &= ~VK_SHADER_STAGE_FRAGMENT_BIT;
|
|
|
|
|
}
|
|
|
|
|
|
2019-03-19 15:23:37 +00:00
|
|
|
pipeline_feedback.duration = os_time_get_nano() - pipeline_start;
|
|
|
|
|
|
|
|
|
|
const VkPipelineCreationFeedbackCreateInfoEXT *create_feedback =
|
|
|
|
|
vk_find_struct_const(info->pNext, PIPELINE_CREATION_FEEDBACK_CREATE_INFO_EXT);
|
|
|
|
|
if (create_feedback) {
|
|
|
|
|
*create_feedback->pPipelineCreationFeedback = pipeline_feedback;
|
|
|
|
|
|
|
|
|
|
assert(info->stageCount == create_feedback->pipelineStageCreationFeedbackCount);
|
|
|
|
|
for (uint32_t i = 0; i < info->stageCount; i++) {
|
|
|
|
|
gl_shader_stage s = vk_to_mesa_shader_stage(info->pStages[i].stage);
|
|
|
|
|
create_feedback->pPipelineStageCreationFeedbacks[i] = stages[s].feedback;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
2017-10-27 10:18:31 -07:00
|
|
|
return VK_SUCCESS;
|
|
|
|
|
|
|
|
|
|
fail:
|
2017-10-27 15:47:11 -07:00
|
|
|
ralloc_free(pipeline_ctx);
|
|
|
|
|
|
2017-10-27 10:18:31 -07:00
|
|
|
for (unsigned s = 0; s < MESA_SHADER_STAGES; s++) {
|
|
|
|
|
if (pipeline->shaders[s])
|
|
|
|
|
anv_shader_bin_unref(pipeline->device, pipeline->shaders[s]);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
return result;
|
|
|
|
|
}
|
|
|
|
|
|
2019-06-05 14:14:23 +01:00
|
|
|
static void
|
|
|
|
|
shared_type_info(const struct glsl_type *type, unsigned *size, unsigned *align)
|
|
|
|
|
{
|
|
|
|
|
assert(glsl_type_is_vector_or_scalar(type));
|
|
|
|
|
|
|
|
|
|
uint32_t comp_size = glsl_type_is_boolean(type)
|
|
|
|
|
? 4 : glsl_get_bit_size(type) / 8;
|
|
|
|
|
unsigned length = glsl_get_vector_elements(type);
|
|
|
|
|
*size = comp_size * length,
|
|
|
|
|
*align = comp_size * (length == 3 ? 4 : length);
|
|
|
|
|
}
|
|
|
|
|
|
2015-10-19 22:06:59 -07:00
|
|
|
VkResult
|
|
|
|
|
anv_pipeline_compile_cs(struct anv_pipeline *pipeline,
|
2016-01-05 12:00:54 -08:00
|
|
|
struct anv_pipeline_cache *cache,
|
2015-10-19 22:06:59 -07:00
|
|
|
const VkComputePipelineCreateInfo *info,
|
2017-10-26 18:42:35 -07:00
|
|
|
const struct anv_shader_module *module,
|
2016-01-12 16:30:43 -08:00
|
|
|
const char *entrypoint,
|
|
|
|
|
const VkSpecializationInfo *spec_info)
|
2015-10-19 22:06:59 -07:00
|
|
|
{
|
2019-03-19 15:23:37 +00:00
|
|
|
VkPipelineCreationFeedbackEXT pipeline_feedback = {
|
|
|
|
|
.flags = VK_PIPELINE_CREATION_FEEDBACK_VALID_BIT_EXT,
|
|
|
|
|
};
|
|
|
|
|
int64_t pipeline_start = os_time_get_nano();
|
|
|
|
|
|
2015-10-19 22:06:59 -07:00
|
|
|
const struct brw_compiler *compiler =
|
|
|
|
|
pipeline->device->instance->physicalDevice.compiler;
|
2017-10-26 18:42:35 -07:00
|
|
|
|
|
|
|
|
struct anv_pipeline_stage stage = {
|
|
|
|
|
.stage = MESA_SHADER_COMPUTE,
|
|
|
|
|
.module = module,
|
|
|
|
|
.entrypoint = entrypoint,
|
|
|
|
|
.spec_info = spec_info,
|
2018-08-07 19:53:38 -07:00
|
|
|
.cache_key = {
|
|
|
|
|
.stage = MESA_SHADER_COMPUTE,
|
2019-03-19 15:23:37 +00:00
|
|
|
},
|
|
|
|
|
.feedback = {
|
|
|
|
|
.flags = VK_PIPELINE_CREATION_FEEDBACK_VALID_BIT_EXT,
|
|
|
|
|
},
|
2017-10-26 18:42:35 -07:00
|
|
|
};
|
2018-10-12 17:01:24 -05:00
|
|
|
anv_pipeline_hash_shader(stage.module,
|
|
|
|
|
stage.entrypoint,
|
|
|
|
|
MESA_SHADER_COMPUTE,
|
|
|
|
|
stage.spec_info,
|
|
|
|
|
stage.shader_sha1);
|
2017-10-26 18:42:35 -07:00
|
|
|
|
2016-08-25 01:49:49 -07:00
|
|
|
struct anv_shader_bin *bin = NULL;
|
2015-10-19 22:06:59 -07:00
|
|
|
|
2019-02-21 14:50:10 -06:00
|
|
|
const VkPipelineShaderStageRequiredSubgroupSizeCreateInfoEXT *rss_info =
|
|
|
|
|
vk_find_struct_const(info->stage.pNext,
|
|
|
|
|
PIPELINE_SHADER_STAGE_REQUIRED_SUBGROUP_SIZE_CREATE_INFO_EXT);
|
|
|
|
|
|
2019-02-22 15:21:13 -06:00
|
|
|
populate_cs_prog_key(&pipeline->device->info, info->stage.flags,
|
2019-02-21 14:50:10 -06:00
|
|
|
rss_info, &stage.key.cs);
|
2015-10-19 22:06:59 -07:00
|
|
|
|
2018-01-25 10:25:00 +01:00
|
|
|
ANV_FROM_HANDLE(anv_pipeline_layout, layout, info->layout);
|
|
|
|
|
|
2019-04-24 19:56:39 -05:00
|
|
|
const bool skip_cache_lookup =
|
|
|
|
|
(pipeline->flags & VK_PIPELINE_CREATE_CAPTURE_INTERNAL_REPRESENTATIONS_BIT_KHR);
|
|
|
|
|
|
2018-08-07 19:53:38 -07:00
|
|
|
anv_pipeline_hash_compute(pipeline, layout, &stage, stage.cache_key.sha1);
|
2019-04-24 19:56:39 -05:00
|
|
|
|
|
|
|
|
bool cache_hit = false;
|
|
|
|
|
if (!skip_cache_lookup) {
|
|
|
|
|
bin = anv_device_search_for_kernel(pipeline->device, cache,
|
|
|
|
|
&stage.cache_key,
|
|
|
|
|
sizeof(stage.cache_key),
|
|
|
|
|
&cache_hit);
|
|
|
|
|
}
|
2016-02-10 09:43:03 -08:00
|
|
|
|
2019-04-24 03:02:35 -05:00
|
|
|
void *mem_ctx = ralloc_context(NULL);
|
2016-08-25 01:49:49 -07:00
|
|
|
if (bin == NULL) {
|
2019-03-19 15:23:37 +00:00
|
|
|
int64_t stage_start = os_time_get_nano();
|
|
|
|
|
|
2017-10-27 15:47:11 -07:00
|
|
|
stage.bind_map = (struct anv_pipeline_bind_map) {
|
|
|
|
|
.surface_to_descriptor = stage.surface_to_descriptor,
|
|
|
|
|
.sampler_to_descriptor = stage.sampler_to_descriptor
|
2016-03-04 12:56:14 -08:00
|
|
|
};
|
2015-10-19 22:06:59 -07:00
|
|
|
|
2019-02-23 13:34:11 -06:00
|
|
|
/* Set up a binding for the gl_NumWorkGroups */
|
|
|
|
|
stage.bind_map.surface_count = 1;
|
|
|
|
|
stage.bind_map.surface_to_descriptor[0] = (struct anv_pipeline_binding) {
|
|
|
|
|
.set = ANV_DESCRIPTOR_SET_NUM_WORK_GROUPS,
|
|
|
|
|
};
|
|
|
|
|
|
2018-10-12 17:54:41 -05:00
|
|
|
stage.nir = anv_pipeline_stage_get_nir(pipeline, cache, mem_ctx, &stage);
|
2018-08-07 19:53:38 -07:00
|
|
|
if (stage.nir == NULL) {
|
2017-09-28 21:51:48 -07:00
|
|
|
ralloc_free(mem_ctx);
|
2016-02-10 09:43:03 -08:00
|
|
|
return vk_error(VK_ERROR_OUT_OF_HOST_MEMORY);
|
2017-09-28 21:51:48 -07:00
|
|
|
}
|
2015-12-18 01:42:46 -08:00
|
|
|
|
2018-08-07 15:47:54 -07:00
|
|
|
anv_pipeline_lower_nir(pipeline, mem_ctx, &stage, layout);
|
|
|
|
|
|
2018-08-07 19:53:38 -07:00
|
|
|
NIR_PASS_V(stage.nir, anv_nir_add_base_work_group_id,
|
|
|
|
|
&stage.prog_data.cs);
|
2017-10-03 15:23:07 -07:00
|
|
|
|
2019-06-05 14:14:23 +01:00
|
|
|
NIR_PASS_V(stage.nir, nir_lower_vars_to_explicit_types,
|
|
|
|
|
nir_var_mem_shared, shared_type_info);
|
|
|
|
|
NIR_PASS_V(stage.nir, nir_lower_explicit_io,
|
|
|
|
|
nir_var_mem_shared, nir_address_format_32bit_offset);
|
|
|
|
|
|
2019-04-24 02:00:25 -05:00
|
|
|
stage.num_stats = 1;
|
2019-04-24 03:19:25 -05:00
|
|
|
stage.code = brw_compile_cs(compiler, pipeline->device, mem_ctx,
|
|
|
|
|
&stage.key.cs, &stage.prog_data.cs,
|
2019-04-24 02:00:25 -05:00
|
|
|
stage.nir, -1, stage.stats, NULL);
|
2019-04-24 03:19:25 -05:00
|
|
|
if (stage.code == NULL) {
|
2016-02-10 09:43:03 -08:00
|
|
|
ralloc_free(mem_ctx);
|
|
|
|
|
return vk_error(VK_ERROR_OUT_OF_HOST_MEMORY);
|
|
|
|
|
}
|
2015-10-19 22:06:59 -07:00
|
|
|
|
2018-08-07 19:53:38 -07:00
|
|
|
const unsigned code_size = stage.prog_data.base.program_size;
|
|
|
|
|
bin = anv_device_upload_kernel(pipeline->device, cache,
|
|
|
|
|
&stage.cache_key, sizeof(stage.cache_key),
|
2019-04-24 03:19:25 -05:00
|
|
|
stage.code, code_size,
|
2018-08-07 19:53:38 -07:00
|
|
|
stage.nir->constant_data,
|
|
|
|
|
stage.nir->constant_data_size,
|
|
|
|
|
&stage.prog_data.base,
|
|
|
|
|
sizeof(stage.prog_data.cs),
|
2019-04-24 02:00:25 -05:00
|
|
|
stage.stats, stage.num_stats,
|
2018-09-12 16:40:52 -05:00
|
|
|
NULL, &stage.bind_map);
|
2016-08-25 01:49:49 -07:00
|
|
|
if (!bin) {
|
|
|
|
|
ralloc_free(mem_ctx);
|
|
|
|
|
return vk_error(VK_ERROR_OUT_OF_HOST_MEMORY);
|
|
|
|
|
}
|
2016-03-04 12:56:14 -08:00
|
|
|
|
2019-03-19 15:23:37 +00:00
|
|
|
stage.feedback.duration = os_time_get_nano() - stage_start;
|
|
|
|
|
}
|
|
|
|
|
|
2019-04-24 03:02:35 -05:00
|
|
|
anv_pipeline_add_executables(pipeline, &stage, bin);
|
|
|
|
|
|
|
|
|
|
ralloc_free(mem_ctx);
|
|
|
|
|
|
2019-03-19 15:23:37 +00:00
|
|
|
if (cache_hit) {
|
|
|
|
|
stage.feedback.flags |=
|
|
|
|
|
VK_PIPELINE_CREATION_FEEDBACK_APPLICATION_PIPELINE_CACHE_HIT_BIT_EXT;
|
|
|
|
|
pipeline_feedback.flags |=
|
|
|
|
|
VK_PIPELINE_CREATION_FEEDBACK_APPLICATION_PIPELINE_CACHE_HIT_BIT_EXT;
|
|
|
|
|
}
|
|
|
|
|
pipeline_feedback.duration = os_time_get_nano() - pipeline_start;
|
|
|
|
|
|
|
|
|
|
const VkPipelineCreationFeedbackCreateInfoEXT *create_feedback =
|
|
|
|
|
vk_find_struct_const(info->pNext, PIPELINE_CREATION_FEEDBACK_CREATE_INFO_EXT);
|
|
|
|
|
if (create_feedback) {
|
|
|
|
|
*create_feedback->pPipelineCreationFeedback = pipeline_feedback;
|
|
|
|
|
|
|
|
|
|
assert(create_feedback->pipelineStageCreationFeedbackCount == 1);
|
|
|
|
|
create_feedback->pPipelineStageCreationFeedbacks[0] = stage.feedback;
|
2015-10-19 22:06:59 -07:00
|
|
|
}
|
|
|
|
|
|
2017-10-27 14:47:38 -07:00
|
|
|
pipeline->active_stages = VK_SHADER_STAGE_COMPUTE_BIT;
|
|
|
|
|
pipeline->shaders[MESA_SHADER_COMPUTE] = bin;
|
2015-10-19 22:06:59 -07:00
|
|
|
|
|
|
|
|
return VK_SUCCESS;
|
|
|
|
|
}
|
|
|
|
|
|
2016-06-09 12:12:29 -07:00
|
|
|
/**
|
|
|
|
|
* Copy pipeline state not marked as dynamic.
|
|
|
|
|
* Dynamic state is pipeline state which hasn't been provided at pipeline
|
|
|
|
|
* creation time, but is dynamically provided afterwards using various
|
|
|
|
|
* vkCmdSet* functions.
|
|
|
|
|
*
|
|
|
|
|
* The set of state considered "non_dynamic" is determined by the pieces of
|
|
|
|
|
* state that have their corresponding VkDynamicState enums omitted from
|
|
|
|
|
* VkPipelineDynamicStateCreateInfo::pDynamicStates.
|
|
|
|
|
*
|
|
|
|
|
* @param[out] pipeline Destination non_dynamic state.
|
|
|
|
|
* @param[in] pCreateInfo Source of non_dynamic state to be copied.
|
|
|
|
|
*/
|
2015-10-07 09:28:21 -07:00
|
|
|
static void
|
2016-06-09 12:12:29 -07:00
|
|
|
copy_non_dynamic_state(struct anv_pipeline *pipeline,
|
|
|
|
|
const VkGraphicsPipelineCreateInfo *pCreateInfo)
|
2015-10-07 09:28:21 -07:00
|
|
|
{
|
2015-10-16 20:03:46 -07:00
|
|
|
anv_cmd_dirty_mask_t states = ANV_CMD_DIRTY_DYNAMIC_ALL;
|
2017-03-22 15:36:46 -07:00
|
|
|
struct anv_subpass *subpass = pipeline->subpass;
|
2015-10-19 11:39:30 -07:00
|
|
|
|
|
|
|
|
pipeline->dynamic_state = default_dynamic_state;
|
2015-10-07 09:28:21 -07:00
|
|
|
|
2015-10-16 12:04:13 -07:00
|
|
|
if (pCreateInfo->pDynamicState) {
|
|
|
|
|
/* Remove all of the states that are marked as dynamic */
|
|
|
|
|
uint32_t count = pCreateInfo->pDynamicState->dynamicStateCount;
|
2019-05-22 18:25:50 -05:00
|
|
|
for (uint32_t s = 0; s < count; s++) {
|
|
|
|
|
states &= ~anv_cmd_dirty_bit_for_vk_dynamic_state(
|
|
|
|
|
pCreateInfo->pDynamicState->pDynamicStates[s]);
|
|
|
|
|
}
|
2015-10-16 12:04:13 -07:00
|
|
|
}
|
2015-10-07 09:28:21 -07:00
|
|
|
|
|
|
|
|
struct anv_dynamic_state *dynamic = &pipeline->dynamic_state;
|
|
|
|
|
|
2016-06-09 14:48:00 -07:00
|
|
|
/* Section 9.2 of the Vulkan 1.0.15 spec says:
|
|
|
|
|
*
|
|
|
|
|
* pViewportState is [...] NULL if the pipeline
|
|
|
|
|
* has rasterization disabled.
|
|
|
|
|
*/
|
|
|
|
|
if (!pCreateInfo->pRasterizationState->rasterizerDiscardEnable) {
|
|
|
|
|
assert(pCreateInfo->pViewportState);
|
|
|
|
|
|
|
|
|
|
dynamic->viewport.count = pCreateInfo->pViewportState->viewportCount;
|
2019-05-22 18:25:50 -05:00
|
|
|
if (states & ANV_CMD_DIRTY_DYNAMIC_VIEWPORT) {
|
2016-06-09 14:48:00 -07:00
|
|
|
typed_memcpy(dynamic->viewport.viewports,
|
|
|
|
|
pCreateInfo->pViewportState->pViewports,
|
|
|
|
|
pCreateInfo->pViewportState->viewportCount);
|
|
|
|
|
}
|
2015-10-16 12:04:13 -07:00
|
|
|
|
2016-06-09 14:48:00 -07:00
|
|
|
dynamic->scissor.count = pCreateInfo->pViewportState->scissorCount;
|
2019-05-22 18:25:50 -05:00
|
|
|
if (states & ANV_CMD_DIRTY_DYNAMIC_SCISSOR) {
|
2016-06-09 14:48:00 -07:00
|
|
|
typed_memcpy(dynamic->scissor.scissors,
|
|
|
|
|
pCreateInfo->pViewportState->pScissors,
|
|
|
|
|
pCreateInfo->pViewportState->scissorCount);
|
|
|
|
|
}
|
2015-10-16 12:04:13 -07:00
|
|
|
}
|
|
|
|
|
|
2019-05-22 18:25:50 -05:00
|
|
|
if (states & ANV_CMD_DIRTY_DYNAMIC_LINE_WIDTH) {
|
2015-11-30 18:05:00 -08:00
|
|
|
assert(pCreateInfo->pRasterizationState);
|
|
|
|
|
dynamic->line_width = pCreateInfo->pRasterizationState->lineWidth;
|
2015-10-16 12:04:13 -07:00
|
|
|
}
|
|
|
|
|
|
2019-05-22 18:25:50 -05:00
|
|
|
if (states & ANV_CMD_DIRTY_DYNAMIC_DEPTH_BIAS) {
|
2015-11-30 18:05:00 -08:00
|
|
|
assert(pCreateInfo->pRasterizationState);
|
2015-11-30 14:19:41 -08:00
|
|
|
dynamic->depth_bias.bias =
|
2015-11-30 18:05:00 -08:00
|
|
|
pCreateInfo->pRasterizationState->depthBiasConstantFactor;
|
|
|
|
|
dynamic->depth_bias.clamp =
|
|
|
|
|
pCreateInfo->pRasterizationState->depthBiasClamp;
|
2015-11-30 14:19:41 -08:00
|
|
|
dynamic->depth_bias.slope =
|
2015-11-30 18:05:00 -08:00
|
|
|
pCreateInfo->pRasterizationState->depthBiasSlopeFactor;
|
2015-10-16 12:04:13 -07:00
|
|
|
}
|
|
|
|
|
|
2016-06-09 14:48:00 -07:00
|
|
|
/* Section 9.2 of the Vulkan 1.0.15 spec says:
|
|
|
|
|
*
|
|
|
|
|
* pColorBlendState is [...] NULL if the pipeline has rasterization
|
|
|
|
|
* disabled or if the subpass of the render pass the pipeline is
|
|
|
|
|
* created against does not use any color attachments.
|
|
|
|
|
*/
|
|
|
|
|
bool uses_color_att = false;
|
|
|
|
|
for (unsigned i = 0; i < subpass->color_count; ++i) {
|
2017-01-31 16:12:50 -08:00
|
|
|
if (subpass->color_attachments[i].attachment != VK_ATTACHMENT_UNUSED) {
|
2016-06-09 14:48:00 -07:00
|
|
|
uses_color_att = true;
|
|
|
|
|
break;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
if (uses_color_att &&
|
|
|
|
|
!pCreateInfo->pRasterizationState->rasterizerDiscardEnable) {
|
2015-10-16 12:04:13 -07:00
|
|
|
assert(pCreateInfo->pColorBlendState);
|
2016-06-09 14:48:00 -07:00
|
|
|
|
2019-05-22 18:25:50 -05:00
|
|
|
if (states & ANV_CMD_DIRTY_DYNAMIC_BLEND_CONSTANTS)
|
2016-06-09 14:48:00 -07:00
|
|
|
typed_memcpy(dynamic->blend_constants,
|
|
|
|
|
pCreateInfo->pColorBlendState->blendConstants, 4);
|
2015-10-07 09:28:21 -07:00
|
|
|
}
|
2015-10-16 12:04:13 -07:00
|
|
|
|
2015-10-19 11:39:30 -07:00
|
|
|
/* If there is no depthstencil attachment, then don't read
|
|
|
|
|
* pDepthStencilState. The Vulkan spec states that pDepthStencilState may
|
|
|
|
|
* be NULL in this case. Even if pDepthStencilState is non-NULL, there is
|
|
|
|
|
* no need to override the depthstencil defaults in
|
|
|
|
|
* anv_pipeline::dynamic_state when there is no depthstencil attachment.
|
|
|
|
|
*
|
2016-06-09 14:48:00 -07:00
|
|
|
* Section 9.2 of the Vulkan 1.0.15 spec says:
|
2015-10-19 11:39:30 -07:00
|
|
|
*
|
2016-06-09 14:48:00 -07:00
|
|
|
* pDepthStencilState is [...] NULL if the pipeline has rasterization
|
|
|
|
|
* disabled or if the subpass of the render pass the pipeline is created
|
|
|
|
|
* against does not use a depth/stencil attachment.
|
2015-10-19 11:39:30 -07:00
|
|
|
*/
|
2016-06-09 14:48:00 -07:00
|
|
|
if (!pCreateInfo->pRasterizationState->rasterizerDiscardEnable &&
|
2018-06-26 09:22:20 -07:00
|
|
|
subpass->depth_stencil_attachment) {
|
2016-06-09 14:48:00 -07:00
|
|
|
assert(pCreateInfo->pDepthStencilState);
|
|
|
|
|
|
2019-05-22 18:25:50 -05:00
|
|
|
if (states & ANV_CMD_DIRTY_DYNAMIC_DEPTH_BOUNDS) {
|
2015-10-19 11:39:30 -07:00
|
|
|
dynamic->depth_bounds.min =
|
|
|
|
|
pCreateInfo->pDepthStencilState->minDepthBounds;
|
|
|
|
|
dynamic->depth_bounds.max =
|
|
|
|
|
pCreateInfo->pDepthStencilState->maxDepthBounds;
|
|
|
|
|
}
|
|
|
|
|
|
2019-05-22 18:25:50 -05:00
|
|
|
if (states & ANV_CMD_DIRTY_DYNAMIC_STENCIL_COMPARE_MASK) {
|
2015-10-19 11:39:30 -07:00
|
|
|
dynamic->stencil_compare_mask.front =
|
2015-11-30 14:19:41 -08:00
|
|
|
pCreateInfo->pDepthStencilState->front.compareMask;
|
2015-10-19 11:39:30 -07:00
|
|
|
dynamic->stencil_compare_mask.back =
|
2015-11-30 14:19:41 -08:00
|
|
|
pCreateInfo->pDepthStencilState->back.compareMask;
|
2015-10-19 11:39:30 -07:00
|
|
|
}
|
|
|
|
|
|
2019-05-22 18:25:50 -05:00
|
|
|
if (states & ANV_CMD_DIRTY_DYNAMIC_STENCIL_WRITE_MASK) {
|
2015-10-19 11:39:30 -07:00
|
|
|
dynamic->stencil_write_mask.front =
|
2015-11-30 14:19:41 -08:00
|
|
|
pCreateInfo->pDepthStencilState->front.writeMask;
|
2015-10-19 11:39:30 -07:00
|
|
|
dynamic->stencil_write_mask.back =
|
2015-11-30 14:19:41 -08:00
|
|
|
pCreateInfo->pDepthStencilState->back.writeMask;
|
2015-10-19 11:39:30 -07:00
|
|
|
}
|
|
|
|
|
|
2019-05-22 18:25:50 -05:00
|
|
|
if (states & ANV_CMD_DIRTY_DYNAMIC_STENCIL_REFERENCE) {
|
2015-10-19 11:39:30 -07:00
|
|
|
dynamic->stencil_reference.front =
|
2015-11-30 14:19:41 -08:00
|
|
|
pCreateInfo->pDepthStencilState->front.reference;
|
2015-10-19 11:39:30 -07:00
|
|
|
dynamic->stencil_reference.back =
|
2015-11-30 14:19:41 -08:00
|
|
|
pCreateInfo->pDepthStencilState->back.reference;
|
2015-10-19 11:39:30 -07:00
|
|
|
}
|
2015-10-16 12:04:13 -07:00
|
|
|
}
|
|
|
|
|
|
2019-05-22 22:44:59 -05:00
|
|
|
const VkPipelineRasterizationLineStateCreateInfoEXT *line_state =
|
|
|
|
|
vk_find_struct_const(pCreateInfo->pRasterizationState->pNext,
|
|
|
|
|
PIPELINE_RASTERIZATION_LINE_STATE_CREATE_INFO_EXT);
|
|
|
|
|
if (line_state) {
|
|
|
|
|
if (states & ANV_CMD_DIRTY_DYNAMIC_LINE_STIPPLE) {
|
|
|
|
|
dynamic->line_stipple.factor = line_state->lineStippleFactor;
|
|
|
|
|
dynamic->line_stipple.pattern = line_state->lineStipplePattern;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
2015-10-16 12:04:13 -07:00
|
|
|
pipeline->dynamic_state_mask = states;
|
2015-10-07 09:28:21 -07:00
|
|
|
}
|
|
|
|
|
|
2015-10-16 20:31:39 -07:00
|
|
|
static void
|
|
|
|
|
anv_pipeline_validate_create_info(const VkGraphicsPipelineCreateInfo *info)
|
|
|
|
|
{
|
2017-03-07 09:25:14 -08:00
|
|
|
#ifdef DEBUG
|
2015-10-16 20:31:39 -07:00
|
|
|
struct anv_render_pass *renderpass = NULL;
|
|
|
|
|
struct anv_subpass *subpass = NULL;
|
|
|
|
|
|
|
|
|
|
/* Assert that all required members of VkGraphicsPipelineCreateInfo are
|
2016-09-29 11:42:43 -07:00
|
|
|
* present. See the Vulkan 1.0.28 spec, Section 9.2 Graphics Pipelines.
|
2015-10-16 20:31:39 -07:00
|
|
|
*/
|
|
|
|
|
assert(info->sType == VK_STRUCTURE_TYPE_GRAPHICS_PIPELINE_CREATE_INFO);
|
|
|
|
|
|
|
|
|
|
renderpass = anv_render_pass_from_handle(info->renderPass);
|
|
|
|
|
assert(renderpass);
|
|
|
|
|
|
2016-10-07 15:06:47 -07:00
|
|
|
assert(info->subpass < renderpass->subpass_count);
|
|
|
|
|
subpass = &renderpass->subpasses[info->subpass];
|
2015-10-16 20:31:39 -07:00
|
|
|
|
|
|
|
|
assert(info->stageCount >= 1);
|
|
|
|
|
assert(info->pVertexInputState);
|
|
|
|
|
assert(info->pInputAssemblyState);
|
2015-11-30 18:05:00 -08:00
|
|
|
assert(info->pRasterizationState);
|
2016-09-29 11:42:43 -07:00
|
|
|
if (!info->pRasterizationState->rasterizerDiscardEnable) {
|
|
|
|
|
assert(info->pViewportState);
|
|
|
|
|
assert(info->pMultisampleState);
|
2015-10-16 20:31:39 -07:00
|
|
|
|
2018-06-26 09:22:20 -07:00
|
|
|
if (subpass && subpass->depth_stencil_attachment)
|
2016-09-29 11:42:43 -07:00
|
|
|
assert(info->pDepthStencilState);
|
2015-10-16 20:31:39 -07:00
|
|
|
|
2018-05-07 08:42:56 +02:00
|
|
|
if (subpass && subpass->color_count > 0) {
|
|
|
|
|
bool all_color_unused = true;
|
|
|
|
|
for (int i = 0; i < subpass->color_count; i++) {
|
|
|
|
|
if (subpass->color_attachments[i].attachment != VK_ATTACHMENT_UNUSED)
|
|
|
|
|
all_color_unused = false;
|
|
|
|
|
}
|
|
|
|
|
/* pColorBlendState is ignored if the pipeline has rasterization
|
|
|
|
|
* disabled or if the subpass of the render pass the pipeline is
|
|
|
|
|
* created against does not use any color attachments.
|
|
|
|
|
*/
|
|
|
|
|
assert(info->pColorBlendState || all_color_unused);
|
|
|
|
|
}
|
2016-09-29 11:42:43 -07:00
|
|
|
}
|
2015-10-16 20:31:39 -07:00
|
|
|
|
|
|
|
|
for (uint32_t i = 0; i < info->stageCount; ++i) {
|
|
|
|
|
switch (info->pStages[i].stage) {
|
2015-12-02 16:08:13 -08:00
|
|
|
case VK_SHADER_STAGE_TESSELLATION_CONTROL_BIT:
|
|
|
|
|
case VK_SHADER_STAGE_TESSELLATION_EVALUATION_BIT:
|
2015-10-16 20:31:39 -07:00
|
|
|
assert(info->pTessellationState);
|
|
|
|
|
break;
|
|
|
|
|
default:
|
|
|
|
|
break;
|
|
|
|
|
}
|
|
|
|
|
}
|
2017-03-07 09:25:14 -08:00
|
|
|
#endif
|
2015-10-16 20:31:39 -07:00
|
|
|
}
|
|
|
|
|
|
2016-08-22 16:56:48 -07:00
|
|
|
/**
|
|
|
|
|
* Calculate the desired L3 partitioning based on the current state of the
|
|
|
|
|
* pipeline. For now this simply returns the conservative defaults calculated
|
|
|
|
|
* by get_default_l3_weights(), but we could probably do better by gathering
|
|
|
|
|
* more statistics from the pipeline state (e.g. guess of expected URB usage
|
|
|
|
|
* and bound surfaces), or by using feed-back from performance counters.
|
|
|
|
|
*/
|
|
|
|
|
void
|
|
|
|
|
anv_pipeline_setup_l3_config(struct anv_pipeline *pipeline, bool needs_slm)
|
|
|
|
|
{
|
|
|
|
|
const struct gen_device_info *devinfo = &pipeline->device->info;
|
|
|
|
|
|
|
|
|
|
const struct gen_l3_weights w =
|
|
|
|
|
gen_get_default_l3_weights(devinfo, pipeline->needs_data_cache, needs_slm);
|
|
|
|
|
|
|
|
|
|
pipeline->urb.l3_config = gen_get_l3_config(devinfo, w);
|
|
|
|
|
pipeline->urb.total_size =
|
|
|
|
|
gen_get_l3_config_urb_size(devinfo, pipeline->urb.l3_config);
|
|
|
|
|
}
|
|
|
|
|
|
2015-08-20 22:53:54 -07:00
|
|
|
VkResult
|
2016-01-05 12:00:54 -08:00
|
|
|
anv_pipeline_init(struct anv_pipeline *pipeline,
|
|
|
|
|
struct anv_device *device,
|
|
|
|
|
struct anv_pipeline_cache *cache,
|
2015-08-20 22:53:54 -07:00
|
|
|
const VkGraphicsPipelineCreateInfo *pCreateInfo,
|
2015-12-02 03:28:27 -08:00
|
|
|
const VkAllocationCallbacks *alloc)
|
2015-08-20 22:53:54 -07:00
|
|
|
{
|
2016-01-03 22:42:01 -08:00
|
|
|
VkResult result;
|
|
|
|
|
|
2017-03-07 09:25:14 -08:00
|
|
|
anv_pipeline_validate_create_info(pCreateInfo);
|
2015-10-16 20:31:39 -07:00
|
|
|
|
2015-12-02 03:28:27 -08:00
|
|
|
if (alloc == NULL)
|
|
|
|
|
alloc = &device->alloc;
|
|
|
|
|
|
2015-08-20 22:53:54 -07:00
|
|
|
pipeline->device = device;
|
2017-03-22 15:36:46 -07:00
|
|
|
|
|
|
|
|
ANV_FROM_HANDLE(anv_render_pass, render_pass, pCreateInfo->renderPass);
|
|
|
|
|
assert(pCreateInfo->subpass < render_pass->subpass_count);
|
|
|
|
|
pipeline->subpass = &render_pass->subpasses[pCreateInfo->subpass];
|
|
|
|
|
|
2016-01-03 22:42:01 -08:00
|
|
|
result = anv_reloc_list_init(&pipeline->batch_relocs, alloc);
|
|
|
|
|
if (result != VK_SUCCESS)
|
|
|
|
|
return result;
|
2015-12-02 03:28:27 -08:00
|
|
|
|
|
|
|
|
pipeline->batch.alloc = alloc;
|
2015-08-20 22:53:54 -07:00
|
|
|
pipeline->batch.next = pipeline->batch.start = pipeline->batch_data;
|
|
|
|
|
pipeline->batch.end = pipeline->batch.start + sizeof(pipeline->batch_data);
|
|
|
|
|
pipeline->batch.relocs = &pipeline->batch_relocs;
|
2017-03-09 14:37:26 +01:00
|
|
|
pipeline->batch.status = VK_SUCCESS;
|
2015-08-20 22:53:54 -07:00
|
|
|
|
2019-04-24 02:21:01 -05:00
|
|
|
pipeline->mem_ctx = ralloc_context(NULL);
|
2019-04-24 19:56:39 -05:00
|
|
|
pipeline->flags = pCreateInfo->flags;
|
|
|
|
|
|
2016-06-09 12:12:29 -07:00
|
|
|
copy_non_dynamic_state(pipeline, pCreateInfo);
|
2016-06-14 08:40:49 -07:00
|
|
|
pipeline->depth_clamp_enable = pCreateInfo->pRasterizationState &&
|
|
|
|
|
pCreateInfo->pRasterizationState->depthClampEnable;
|
2015-10-07 09:28:21 -07:00
|
|
|
|
2019-01-14 18:06:33 +00:00
|
|
|
/* Previously we enabled depth clipping when !depthClampEnable.
|
|
|
|
|
* DepthClipStateCreateInfo now makes depth clipping explicit so if the
|
|
|
|
|
* clipping info is available, use its enable value to determine clipping,
|
|
|
|
|
* otherwise fallback to the previous !depthClampEnable logic.
|
|
|
|
|
*/
|
|
|
|
|
const VkPipelineRasterizationDepthClipStateCreateInfoEXT *clip_info =
|
|
|
|
|
vk_find_struct_const(pCreateInfo->pRasterizationState->pNext,
|
|
|
|
|
PIPELINE_RASTERIZATION_DEPTH_CLIP_STATE_CREATE_INFO_EXT);
|
|
|
|
|
pipeline->depth_clip_enable = clip_info ? clip_info->depthClipEnable : !pipeline->depth_clamp_enable;
|
|
|
|
|
|
2017-03-23 11:56:06 +01:00
|
|
|
pipeline->sample_shading_enable = pCreateInfo->pMultisampleState &&
|
|
|
|
|
pCreateInfo->pMultisampleState->sampleShadingEnable;
|
|
|
|
|
|
2016-04-02 13:44:55 -07:00
|
|
|
pipeline->needs_data_cache = false;
|
|
|
|
|
|
2015-10-19 22:06:59 -07:00
|
|
|
/* When we free the pipeline, we detect stages based on the NULL status
|
|
|
|
|
* of various prog_data pointers. Make them NULL by default.
|
|
|
|
|
*/
|
2016-08-25 01:49:49 -07:00
|
|
|
memset(pipeline->shaders, 0, sizeof(pipeline->shaders));
|
2019-04-24 03:02:35 -05:00
|
|
|
pipeline->num_executables = 0;
|
2015-08-20 22:53:54 -07:00
|
|
|
|
2017-10-27 10:18:31 -07:00
|
|
|
result = anv_pipeline_compile_graphics(pipeline, cache, pCreateInfo);
|
|
|
|
|
if (result != VK_SUCCESS) {
|
2019-04-24 02:21:01 -05:00
|
|
|
ralloc_free(pipeline->mem_ctx);
|
2017-10-27 10:18:31 -07:00
|
|
|
anv_reloc_list_finish(&pipeline->batch_relocs, alloc);
|
|
|
|
|
return result;
|
2015-08-20 22:53:54 -07:00
|
|
|
}
|
|
|
|
|
|
2018-03-15 13:09:30 -07:00
|
|
|
assert(pipeline->shaders[MESA_SHADER_VERTEX]);
|
2015-10-19 22:06:59 -07:00
|
|
|
|
2016-08-22 16:56:48 -07:00
|
|
|
anv_pipeline_setup_l3_config(pipeline, false);
|
2015-10-19 22:06:59 -07:00
|
|
|
|
2015-08-20 22:53:54 -07:00
|
|
|
const VkPipelineVertexInputStateCreateInfo *vi_info =
|
|
|
|
|
pCreateInfo->pVertexInputState;
|
2015-12-29 13:03:01 -08:00
|
|
|
|
2016-10-07 15:29:47 -07:00
|
|
|
const uint64_t inputs_read = get_vs_prog_data(pipeline)->inputs_read;
|
2015-12-29 13:03:01 -08:00
|
|
|
|
2015-08-20 22:53:54 -07:00
|
|
|
pipeline->vb_used = 0;
|
2015-12-29 13:03:01 -08:00
|
|
|
for (uint32_t i = 0; i < vi_info->vertexAttributeDescriptionCount; i++) {
|
|
|
|
|
const VkVertexInputAttributeDescription *desc =
|
|
|
|
|
&vi_info->pVertexAttributeDescriptions[i];
|
|
|
|
|
|
2017-07-14 10:31:38 +00:00
|
|
|
if (inputs_read & (1ull << (VERT_ATTRIB_GENERIC0 + desc->location)))
|
2015-12-29 13:03:01 -08:00
|
|
|
pipeline->vb_used |= 1 << desc->binding;
|
|
|
|
|
}
|
|
|
|
|
|
2015-11-30 17:00:30 -08:00
|
|
|
for (uint32_t i = 0; i < vi_info->vertexBindingDescriptionCount; i++) {
|
2015-08-20 22:53:54 -07:00
|
|
|
const VkVertexInputBindingDescription *desc =
|
|
|
|
|
&vi_info->pVertexBindingDescriptions[i];
|
|
|
|
|
|
2018-07-02 12:44:49 -07:00
|
|
|
pipeline->vb[desc->binding].stride = desc->stride;
|
2015-08-20 22:53:54 -07:00
|
|
|
|
|
|
|
|
/* Step rate is programmed per vertex element (attribute), not
|
|
|
|
|
* binding. Set up a map of which bindings step per instance, for
|
|
|
|
|
* reference by vertex element setup. */
|
2015-11-30 13:28:09 -08:00
|
|
|
switch (desc->inputRate) {
|
2015-08-20 22:53:54 -07:00
|
|
|
default:
|
2015-11-30 13:28:09 -08:00
|
|
|
case VK_VERTEX_INPUT_RATE_VERTEX:
|
2018-07-02 12:44:49 -07:00
|
|
|
pipeline->vb[desc->binding].instanced = false;
|
2015-08-20 22:53:54 -07:00
|
|
|
break;
|
2015-11-30 13:28:09 -08:00
|
|
|
case VK_VERTEX_INPUT_RATE_INSTANCE:
|
2018-07-02 12:44:49 -07:00
|
|
|
pipeline->vb[desc->binding].instanced = true;
|
2015-08-20 22:53:54 -07:00
|
|
|
break;
|
|
|
|
|
}
|
2018-07-02 12:49:06 -07:00
|
|
|
|
|
|
|
|
pipeline->vb[desc->binding].instance_divisor = 1;
|
|
|
|
|
}
|
|
|
|
|
|
2018-07-02 12:57:44 -07:00
|
|
|
const VkPipelineVertexInputDivisorStateCreateInfoEXT *vi_div_state =
|
|
|
|
|
vk_find_struct_const(vi_info->pNext,
|
|
|
|
|
PIPELINE_VERTEX_INPUT_DIVISOR_STATE_CREATE_INFO_EXT);
|
|
|
|
|
if (vi_div_state) {
|
|
|
|
|
for (uint32_t i = 0; i < vi_div_state->vertexBindingDivisorCount; i++) {
|
|
|
|
|
const VkVertexInputBindingDivisorDescriptionEXT *desc =
|
|
|
|
|
&vi_div_state->pVertexBindingDivisors[i];
|
|
|
|
|
|
|
|
|
|
pipeline->vb[desc->binding].instance_divisor = desc->divisor;
|
|
|
|
|
}
|
|
|
|
|
}
|
2018-07-02 12:49:06 -07:00
|
|
|
|
|
|
|
|
/* Our implementation of VK_KHR_multiview uses instancing to draw the
|
|
|
|
|
* different views. If the client asks for instancing, we need to multiply
|
|
|
|
|
* the instance divisor by the number of views ensure that we repeat the
|
|
|
|
|
* client's per-instance data once for each view.
|
|
|
|
|
*/
|
|
|
|
|
if (pipeline->subpass->view_mask) {
|
|
|
|
|
const uint32_t view_count = anv_subpass_view_count(pipeline->subpass);
|
|
|
|
|
for (uint32_t vb = 0; vb < MAX_VBS; vb++) {
|
|
|
|
|
if (pipeline->vb[vb].instanced)
|
|
|
|
|
pipeline->vb[vb].instance_divisor *= view_count;
|
|
|
|
|
}
|
2015-08-20 22:53:54 -07:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
const VkPipelineInputAssemblyStateCreateInfo *ia_info =
|
|
|
|
|
pCreateInfo->pInputAssemblyState;
|
2016-09-25 15:29:16 -07:00
|
|
|
const VkPipelineTessellationStateCreateInfo *tess_info =
|
|
|
|
|
pCreateInfo->pTessellationState;
|
2015-08-20 22:53:54 -07:00
|
|
|
pipeline->primitive_restart = ia_info->primitiveRestartEnable;
|
2016-09-25 15:29:16 -07:00
|
|
|
|
|
|
|
|
if (anv_pipeline_has_stage(pipeline, MESA_SHADER_TESS_EVAL))
|
|
|
|
|
pipeline->topology = _3DPRIM_PATCHLIST(tess_info->patchControlPoints);
|
|
|
|
|
else
|
|
|
|
|
pipeline->topology = vk_to_gen_primitive_type[ia_info->topology];
|
2015-08-20 22:53:54 -07:00
|
|
|
|
|
|
|
|
return VK_SUCCESS;
|
|
|
|
|
}
|
2019-04-24 03:02:35 -05:00
|
|
|
|
|
|
|
|
#define WRITE_STR(field, ...) ({ \
|
|
|
|
|
memset(field, 0, sizeof(field)); \
|
|
|
|
|
UNUSED int i = snprintf(field, sizeof(field), __VA_ARGS__); \
|
|
|
|
|
assert(i > 0 && i < sizeof(field)); \
|
|
|
|
|
})
|
|
|
|
|
|
|
|
|
|
VkResult anv_GetPipelineExecutablePropertiesKHR(
|
|
|
|
|
VkDevice device,
|
|
|
|
|
const VkPipelineInfoKHR* pPipelineInfo,
|
|
|
|
|
uint32_t* pExecutableCount,
|
|
|
|
|
VkPipelineExecutablePropertiesKHR* pProperties)
|
|
|
|
|
{
|
|
|
|
|
ANV_FROM_HANDLE(anv_pipeline, pipeline, pPipelineInfo->pipeline);
|
|
|
|
|
VK_OUTARRAY_MAKE(out, pProperties, pExecutableCount);
|
|
|
|
|
|
|
|
|
|
for (uint32_t i = 0; i < pipeline->num_executables; i++) {
|
|
|
|
|
vk_outarray_append(&out, props) {
|
|
|
|
|
gl_shader_stage stage = pipeline->executables[i].stage;
|
|
|
|
|
props->stages = mesa_to_vk_shader_stage(stage);
|
|
|
|
|
|
|
|
|
|
unsigned simd_width = pipeline->executables[i].stats.dispatch_width;
|
|
|
|
|
if (stage == MESA_SHADER_FRAGMENT) {
|
|
|
|
|
WRITE_STR(props->name, "%s%d %s",
|
|
|
|
|
simd_width ? "SIMD" : "vec",
|
|
|
|
|
simd_width ? simd_width : 4,
|
|
|
|
|
_mesa_shader_stage_to_string(stage));
|
|
|
|
|
} else {
|
|
|
|
|
WRITE_STR(props->name, "%s", _mesa_shader_stage_to_string(stage));
|
|
|
|
|
}
|
|
|
|
|
WRITE_STR(props->description, "%s%d %s shader",
|
|
|
|
|
simd_width ? "SIMD" : "vec",
|
|
|
|
|
simd_width ? simd_width : 4,
|
|
|
|
|
_mesa_shader_stage_to_string(stage));
|
|
|
|
|
|
|
|
|
|
/* The compiler gives us a dispatch width of 0 for vec4 but Vulkan
|
|
|
|
|
* wants a subgroup size of 1.
|
|
|
|
|
*/
|
|
|
|
|
props->subgroupSize = MAX2(simd_width, 1);
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
return vk_outarray_status(&out);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
VkResult anv_GetPipelineExecutableStatisticsKHR(
|
|
|
|
|
VkDevice device,
|
|
|
|
|
const VkPipelineExecutableInfoKHR* pExecutableInfo,
|
|
|
|
|
uint32_t* pStatisticCount,
|
|
|
|
|
VkPipelineExecutableStatisticKHR* pStatistics)
|
|
|
|
|
{
|
|
|
|
|
ANV_FROM_HANDLE(anv_pipeline, pipeline, pExecutableInfo->pipeline);
|
|
|
|
|
VK_OUTARRAY_MAKE(out, pStatistics, pStatisticCount);
|
|
|
|
|
|
|
|
|
|
assert(pExecutableInfo->executableIndex < pipeline->num_executables);
|
|
|
|
|
const struct anv_pipeline_executable *exe =
|
|
|
|
|
&pipeline->executables[pExecutableInfo->executableIndex];
|
|
|
|
|
const struct brw_stage_prog_data *prog_data =
|
|
|
|
|
pipeline->shaders[exe->stage]->prog_data;
|
|
|
|
|
|
|
|
|
|
vk_outarray_append(&out, stat) {
|
|
|
|
|
WRITE_STR(stat->name, "Instruction Count");
|
|
|
|
|
WRITE_STR(stat->description,
|
|
|
|
|
"Number of GEN instructions in the final generated "
|
|
|
|
|
"shader executable.");
|
|
|
|
|
stat->format = VK_PIPELINE_EXECUTABLE_STATISTIC_FORMAT_UINT64_KHR;
|
|
|
|
|
stat->value.u64 = exe->stats.instructions;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
vk_outarray_append(&out, stat) {
|
|
|
|
|
WRITE_STR(stat->name, "Loop Count");
|
|
|
|
|
WRITE_STR(stat->description,
|
|
|
|
|
"Number of loops (not unrolled) in the final generated "
|
|
|
|
|
"shader executable.");
|
|
|
|
|
stat->format = VK_PIPELINE_EXECUTABLE_STATISTIC_FORMAT_UINT64_KHR;
|
|
|
|
|
stat->value.u64 = exe->stats.loops;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
vk_outarray_append(&out, stat) {
|
|
|
|
|
WRITE_STR(stat->name, "Cycle Count");
|
|
|
|
|
WRITE_STR(stat->description,
|
|
|
|
|
"Estimate of the number of EU cycles required to execute "
|
|
|
|
|
"the final generated executable. This is an estimate only "
|
|
|
|
|
"and may vary greatly from actual run-time performance.");
|
|
|
|
|
stat->format = VK_PIPELINE_EXECUTABLE_STATISTIC_FORMAT_UINT64_KHR;
|
|
|
|
|
stat->value.u64 = exe->stats.cycles;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
vk_outarray_append(&out, stat) {
|
|
|
|
|
WRITE_STR(stat->name, "Spill Count");
|
|
|
|
|
WRITE_STR(stat->description,
|
|
|
|
|
"Number of scratch spill operations. This gives a rough "
|
|
|
|
|
"estimate of the cost incurred due to spilling temporary "
|
|
|
|
|
"values to memory. If this is non-zero, you may want to "
|
|
|
|
|
"adjust your shader to reduce register pressure.");
|
|
|
|
|
stat->format = VK_PIPELINE_EXECUTABLE_STATISTIC_FORMAT_UINT64_KHR;
|
|
|
|
|
stat->value.u64 = exe->stats.spills;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
vk_outarray_append(&out, stat) {
|
|
|
|
|
WRITE_STR(stat->name, "Fill Count");
|
|
|
|
|
WRITE_STR(stat->description,
|
|
|
|
|
"Number of scratch fill operations. This gives a rough "
|
|
|
|
|
"estimate of the cost incurred due to spilling temporary "
|
|
|
|
|
"values to memory. If this is non-zero, you may want to "
|
|
|
|
|
"adjust your shader to reduce register pressure.");
|
|
|
|
|
stat->format = VK_PIPELINE_EXECUTABLE_STATISTIC_FORMAT_UINT64_KHR;
|
|
|
|
|
stat->value.u64 = exe->stats.fills;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
vk_outarray_append(&out, stat) {
|
|
|
|
|
WRITE_STR(stat->name, "Scratch Memory Size");
|
|
|
|
|
WRITE_STR(stat->description,
|
|
|
|
|
"Number of bytes of scratch memory required by the "
|
|
|
|
|
"generated shader executable. If this is non-zero, you "
|
|
|
|
|
"may want to adjust your shader to reduce register "
|
|
|
|
|
"pressure.");
|
|
|
|
|
stat->format = VK_PIPELINE_EXECUTABLE_STATISTIC_FORMAT_UINT64_KHR;
|
|
|
|
|
stat->value.u64 = prog_data->total_scratch;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
if (exe->stage == MESA_SHADER_COMPUTE) {
|
|
|
|
|
vk_outarray_append(&out, stat) {
|
|
|
|
|
WRITE_STR(stat->name, "Workgroup Memory Size");
|
|
|
|
|
WRITE_STR(stat->description,
|
|
|
|
|
"Number of bytes of workgroup shared memory used by this "
|
|
|
|
|
"compute shader including any padding.");
|
|
|
|
|
stat->format = VK_PIPELINE_EXECUTABLE_STATISTIC_FORMAT_UINT64_KHR;
|
|
|
|
|
stat->value.u64 = prog_data->total_scratch;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
return vk_outarray_status(&out);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static bool
|
|
|
|
|
write_ir_text(VkPipelineExecutableInternalRepresentationKHR* ir,
|
|
|
|
|
const char *data)
|
|
|
|
|
{
|
|
|
|
|
ir->isText = VK_TRUE;
|
|
|
|
|
|
|
|
|
|
size_t data_len = strlen(data) + 1;
|
|
|
|
|
|
|
|
|
|
if (ir->pData == NULL) {
|
|
|
|
|
ir->dataSize = data_len;
|
|
|
|
|
return true;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
strncpy(ir->pData, data, ir->dataSize);
|
|
|
|
|
if (ir->dataSize < data_len)
|
|
|
|
|
return false;
|
|
|
|
|
|
|
|
|
|
ir->dataSize = data_len;
|
|
|
|
|
return true;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
VkResult anv_GetPipelineExecutableInternalRepresentationsKHR(
|
|
|
|
|
VkDevice device,
|
|
|
|
|
const VkPipelineExecutableInfoKHR* pExecutableInfo,
|
|
|
|
|
uint32_t* pInternalRepresentationCount,
|
|
|
|
|
VkPipelineExecutableInternalRepresentationKHR* pInternalRepresentations)
|
|
|
|
|
{
|
|
|
|
|
ANV_FROM_HANDLE(anv_pipeline, pipeline, pExecutableInfo->pipeline);
|
|
|
|
|
VK_OUTARRAY_MAKE(out, pInternalRepresentations,
|
|
|
|
|
pInternalRepresentationCount);
|
|
|
|
|
bool incomplete_text = false;
|
|
|
|
|
|
|
|
|
|
assert(pExecutableInfo->executableIndex < pipeline->num_executables);
|
|
|
|
|
const struct anv_pipeline_executable *exe =
|
|
|
|
|
&pipeline->executables[pExecutableInfo->executableIndex];
|
|
|
|
|
|
2019-10-09 13:21:21 -05:00
|
|
|
if (exe->nir) {
|
|
|
|
|
vk_outarray_append(&out, ir) {
|
|
|
|
|
WRITE_STR(ir->name, "Final NIR");
|
|
|
|
|
WRITE_STR(ir->description,
|
|
|
|
|
"Final NIR before going into the back-end compiler");
|
|
|
|
|
|
|
|
|
|
if (!write_ir_text(ir, exe->nir))
|
|
|
|
|
incomplete_text = true;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
2019-04-24 03:02:35 -05:00
|
|
|
if (exe->disasm) {
|
|
|
|
|
vk_outarray_append(&out, ir) {
|
|
|
|
|
WRITE_STR(ir->name, "GEN Assembly");
|
|
|
|
|
WRITE_STR(ir->description,
|
|
|
|
|
"Final GEN assembly for the generated shader binary");
|
|
|
|
|
|
|
|
|
|
if (!write_ir_text(ir, exe->disasm))
|
|
|
|
|
incomplete_text = true;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
return incomplete_text ? VK_INCOMPLETE : vk_outarray_status(&out);
|
|
|
|
|
}
|