2017-12-13 00:10:12 -08:00
|
|
|
/*
|
|
|
|
|
* Copyright © 2017 Intel Corporation
|
|
|
|
|
*
|
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
|
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
|
|
|
* to deal in the Software without restriction, including without limitation
|
|
|
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
|
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
|
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
|
|
|
*
|
|
|
|
|
* The above copyright notice and this permission notice (including the next
|
|
|
|
|
* paragraph) shall be included in all copies or substantial portions of the
|
|
|
|
|
* Software.
|
|
|
|
|
*
|
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
|
|
|
|
|
* FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
|
|
|
|
|
* IN THE SOFTWARE.
|
|
|
|
|
*/
|
|
|
|
|
|
2021-03-03 13:20:06 -08:00
|
|
|
#include "common/intel_decoder.h"
|
|
|
|
|
#include "intel_disasm.h"
|
2018-08-16 15:37:22 +01:00
|
|
|
#include "util/macros.h"
|
2019-01-24 12:53:53 +02:00
|
|
|
#include "main/macros.h" /* Needed for ROUND_DOWN_TO */
|
2017-12-13 00:10:12 -08:00
|
|
|
|
|
|
|
|
#include <string.h>
|
|
|
|
|
|
|
|
|
|
void
|
2021-03-03 13:49:18 -08:00
|
|
|
intel_batch_decode_ctx_init(struct intel_batch_decode_ctx *ctx,
|
2021-03-09 09:44:02 -08:00
|
|
|
const struct gen_device_info *devinfo,
|
|
|
|
|
FILE *fp, enum intel_batch_decode_flags flags,
|
|
|
|
|
const char *xml_path,
|
|
|
|
|
struct intel_batch_decode_bo (*get_bo)(void *,
|
|
|
|
|
bool,
|
|
|
|
|
uint64_t),
|
|
|
|
|
unsigned (*get_state_size)(void *, uint64_t,
|
|
|
|
|
uint64_t),
|
|
|
|
|
void *user_data)
|
2017-12-13 00:10:12 -08:00
|
|
|
{
|
|
|
|
|
memset(ctx, 0, sizeof(*ctx));
|
|
|
|
|
|
2020-09-01 18:39:54 -05:00
|
|
|
ctx->devinfo = *devinfo;
|
2017-12-13 00:10:12 -08:00
|
|
|
ctx->get_bo = get_bo;
|
2018-05-01 21:49:17 -07:00
|
|
|
ctx->get_state_size = get_state_size;
|
2017-12-13 00:10:12 -08:00
|
|
|
ctx->user_data = user_data;
|
|
|
|
|
ctx->fp = fp;
|
|
|
|
|
ctx->flags = flags;
|
2018-05-02 18:39:20 +01:00
|
|
|
ctx->max_vbo_decoded_lines = -1; /* No limit! */
|
2018-11-07 16:50:32 +02:00
|
|
|
ctx->engine = I915_ENGINE_CLASS_RENDER;
|
2017-12-13 00:10:12 -08:00
|
|
|
|
|
|
|
|
if (xml_path == NULL)
|
2021-03-03 13:49:18 -08:00
|
|
|
ctx->spec = intel_spec_load(devinfo);
|
2017-12-13 00:10:12 -08:00
|
|
|
else
|
2021-03-03 13:49:18 -08:00
|
|
|
ctx->spec = intel_spec_load_from_path(devinfo, xml_path);
|
2017-12-13 00:10:12 -08:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
void
|
2021-03-03 13:49:18 -08:00
|
|
|
intel_batch_decode_ctx_finish(struct intel_batch_decode_ctx *ctx)
|
2017-12-13 00:10:12 -08:00
|
|
|
{
|
2021-03-03 13:49:18 -08:00
|
|
|
intel_spec_destroy(ctx->spec);
|
2017-12-13 00:10:12 -08:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
#define CSI "\e["
|
2018-04-07 01:15:55 +01:00
|
|
|
#define RED_COLOR CSI "31m"
|
2017-12-13 00:10:12 -08:00
|
|
|
#define BLUE_HEADER CSI "0;44m"
|
|
|
|
|
#define GREEN_HEADER CSI "1;42m"
|
|
|
|
|
#define NORMAL CSI "0m"
|
|
|
|
|
|
|
|
|
|
static void
|
2021-03-03 13:49:18 -08:00
|
|
|
ctx_print_group(struct intel_batch_decode_ctx *ctx,
|
|
|
|
|
struct intel_group *group,
|
2017-12-13 00:10:12 -08:00
|
|
|
uint64_t address, const void *map)
|
|
|
|
|
{
|
2021-03-03 13:49:18 -08:00
|
|
|
intel_print_group(ctx->fp, group, address, map, 0,
|
2021-03-03 13:58:15 -08:00
|
|
|
(ctx->flags & INTEL_BATCH_DECODE_IN_COLOR) != 0);
|
2017-12-13 00:10:12 -08:00
|
|
|
}
|
|
|
|
|
|
2021-03-03 13:49:18 -08:00
|
|
|
static struct intel_batch_decode_bo
|
|
|
|
|
ctx_get_bo(struct intel_batch_decode_ctx *ctx, bool ppgtt, uint64_t addr)
|
2017-12-13 00:10:12 -08:00
|
|
|
{
|
2021-03-03 13:49:18 -08:00
|
|
|
if (intel_spec_get_gen(ctx->spec) >= intel_make_gen(8,0)) {
|
2017-12-13 00:10:12 -08:00
|
|
|
/* On Broadwell and above, we have 48-bit addresses which consume two
|
|
|
|
|
* dwords. Some packets require that these get stored in a "canonical
|
|
|
|
|
* form" which means that bit 47 is sign-extended through the upper
|
|
|
|
|
* bits. In order to correctly handle those aub dumps, we need to mask
|
|
|
|
|
* off the top 16 bits.
|
|
|
|
|
*/
|
|
|
|
|
addr &= (~0ull >> 16);
|
|
|
|
|
}
|
|
|
|
|
|
2021-03-03 13:49:18 -08:00
|
|
|
struct intel_batch_decode_bo bo = ctx->get_bo(ctx->user_data, ppgtt, addr);
|
2017-12-13 00:10:12 -08:00
|
|
|
|
2021-03-03 13:49:18 -08:00
|
|
|
if (intel_spec_get_gen(ctx->spec) >= intel_make_gen(8,0))
|
2017-12-13 00:10:12 -08:00
|
|
|
bo.addr &= (~0ull >> 16);
|
|
|
|
|
|
|
|
|
|
/* We may actually have an offset into the bo */
|
|
|
|
|
if (bo.map != NULL) {
|
|
|
|
|
assert(bo.addr <= addr);
|
|
|
|
|
uint64_t offset = addr - bo.addr;
|
|
|
|
|
bo.map += offset;
|
|
|
|
|
bo.addr += offset;
|
|
|
|
|
bo.size -= offset;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
return bo;
|
|
|
|
|
}
|
|
|
|
|
|
2018-05-01 21:49:17 -07:00
|
|
|
static int
|
2021-03-03 13:49:18 -08:00
|
|
|
update_count(struct intel_batch_decode_ctx *ctx,
|
2019-10-02 15:09:33 -04:00
|
|
|
uint64_t address,
|
|
|
|
|
uint64_t base_address,
|
2018-05-01 21:49:17 -07:00
|
|
|
unsigned element_dwords,
|
|
|
|
|
unsigned guess)
|
|
|
|
|
{
|
|
|
|
|
unsigned size = 0;
|
|
|
|
|
|
|
|
|
|
if (ctx->get_state_size)
|
2019-10-02 15:09:33 -04:00
|
|
|
size = ctx->get_state_size(ctx->user_data, address, base_address);
|
2018-05-01 21:49:17 -07:00
|
|
|
|
|
|
|
|
if (size > 0)
|
|
|
|
|
return size / (sizeof(uint32_t) * element_dwords);
|
|
|
|
|
|
|
|
|
|
/* In the absence of any information, just guess arbitrarily. */
|
|
|
|
|
return guess;
|
|
|
|
|
}
|
|
|
|
|
|
2017-12-13 08:01:03 -08:00
|
|
|
static void
|
2021-03-03 13:49:18 -08:00
|
|
|
ctx_disassemble_program(struct intel_batch_decode_ctx *ctx,
|
2017-12-13 08:01:03 -08:00
|
|
|
uint32_t ksp, const char *type)
|
|
|
|
|
{
|
2018-07-25 10:23:04 -07:00
|
|
|
uint64_t addr = ctx->instruction_base + ksp;
|
2021-03-03 13:49:18 -08:00
|
|
|
struct intel_batch_decode_bo bo = ctx_get_bo(ctx, true, addr);
|
intel: Make the decoder handle STATE_BASE_ADDRESS not being a buffer.
Normally, i965 programs STATE_BASE_ADDRESS every batch, and puts all
state for a given base in a single buffer.
I'm working on a prototype which emits STATE_BASE_ADDRESS only once at
startup, where each base address is a fixed 4GB region of the PPGTT.
State may live in many buffers in that 4GB region, even if there isn't
a buffer located at the actual base address itself.
To handle this, we need to save the STATE_BASE_ADDRESS values across
multiple batches, rather than assuming we'll see the command each time.
Then, each time we see a pointer, we need to ask the driver for the BO
map for that data. (We can't just use the map for the base address, as
state may be in multiple buffers, and there may not even be a buffer
at the base address to map.)
v2: Fix things caught in review by Lionel:
- Drop bogus bind_bo.size check.
- Drop "get the BOs again" code - we just get the BOs as needed
- Add a message about interface descriptor data being unavailable
Reviewed-by: Lionel Landwerlin <lionel.g.landwerlin@intel.com>
2018-07-11 10:50:16 -07:00
|
|
|
if (!bo.map)
|
2017-12-13 08:01:03 -08:00
|
|
|
return;
|
|
|
|
|
|
intel: Make the decoder handle STATE_BASE_ADDRESS not being a buffer.
Normally, i965 programs STATE_BASE_ADDRESS every batch, and puts all
state for a given base in a single buffer.
I'm working on a prototype which emits STATE_BASE_ADDRESS only once at
startup, where each base address is a fixed 4GB region of the PPGTT.
State may live in many buffers in that 4GB region, even if there isn't
a buffer located at the actual base address itself.
To handle this, we need to save the STATE_BASE_ADDRESS values across
multiple batches, rather than assuming we'll see the command each time.
Then, each time we see a pointer, we need to ask the driver for the BO
map for that data. (We can't just use the map for the base address, as
state may be in multiple buffers, and there may not even be a buffer
at the base address to map.)
v2: Fix things caught in review by Lionel:
- Drop bogus bind_bo.size check.
- Drop "get the BOs again" code - we just get the BOs as needed
- Add a message about interface descriptor data being unavailable
Reviewed-by: Lionel Landwerlin <lionel.g.landwerlin@intel.com>
2018-07-11 10:50:16 -07:00
|
|
|
fprintf(ctx->fp, "\nReferenced %s:\n", type);
|
2021-03-03 13:49:18 -08:00
|
|
|
intel_disassemble(&ctx->devinfo, bo.map, 0, ctx->fp);
|
2017-12-13 08:01:03 -08:00
|
|
|
}
|
|
|
|
|
|
2017-12-13 09:19:57 -08:00
|
|
|
/* Heuristic to determine whether a uint32_t is probably actually a float
|
|
|
|
|
* (http://stackoverflow.com/a/2953466)
|
|
|
|
|
*/
|
|
|
|
|
|
|
|
|
|
static bool
|
|
|
|
|
probably_float(uint32_t bits)
|
|
|
|
|
{
|
|
|
|
|
int exp = ((bits & 0x7f800000U) >> 23) - 127;
|
|
|
|
|
uint32_t mant = bits & 0x007fffff;
|
|
|
|
|
|
|
|
|
|
/* +- 0.0 */
|
|
|
|
|
if (exp == -127 && mant == 0)
|
|
|
|
|
return true;
|
|
|
|
|
|
|
|
|
|
/* +- 1 billionth to 1 billion */
|
|
|
|
|
if (-30 <= exp && exp <= 30)
|
|
|
|
|
return true;
|
|
|
|
|
|
|
|
|
|
/* some value with only a few binary digits */
|
|
|
|
|
if ((mant & 0x0000ffff) == 0)
|
|
|
|
|
return true;
|
|
|
|
|
|
|
|
|
|
return false;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static void
|
2021-03-03 13:49:18 -08:00
|
|
|
ctx_print_buffer(struct intel_batch_decode_ctx *ctx,
|
|
|
|
|
struct intel_batch_decode_bo bo,
|
2017-12-13 09:19:57 -08:00
|
|
|
uint32_t read_length,
|
2018-05-02 18:39:20 +01:00
|
|
|
uint32_t pitch,
|
|
|
|
|
int max_lines)
|
2017-12-13 09:19:57 -08:00
|
|
|
{
|
2019-01-24 12:53:53 +02:00
|
|
|
const uint32_t *dw_end =
|
|
|
|
|
bo.map + ROUND_DOWN_TO(MIN2(bo.size, read_length), 4);
|
2017-12-13 09:19:57 -08:00
|
|
|
|
2020-01-30 11:35:52 -06:00
|
|
|
int column_count = 0, pitch_col_count = 0, line_count = -1;
|
2017-12-13 09:19:57 -08:00
|
|
|
for (const uint32_t *dw = bo.map; dw < dw_end; dw++) {
|
2020-01-30 11:35:52 -06:00
|
|
|
if (pitch_col_count * 4 == pitch || column_count == 8) {
|
2017-12-13 09:19:57 -08:00
|
|
|
fprintf(ctx->fp, "\n");
|
2018-05-02 18:39:20 +01:00
|
|
|
column_count = 0;
|
2020-01-30 11:35:52 -06:00
|
|
|
if (pitch_col_count * 4 == pitch)
|
|
|
|
|
pitch_col_count = 0;
|
2018-05-02 18:39:20 +01:00
|
|
|
line_count++;
|
|
|
|
|
|
|
|
|
|
if (max_lines >= 0 && line_count >= max_lines)
|
|
|
|
|
break;
|
2017-12-13 09:19:57 -08:00
|
|
|
}
|
2018-05-02 18:39:20 +01:00
|
|
|
fprintf(ctx->fp, column_count == 0 ? " " : " ");
|
2017-12-13 09:19:57 -08:00
|
|
|
|
2021-03-03 13:58:15 -08:00
|
|
|
if ((ctx->flags & INTEL_BATCH_DECODE_FLOATS) && probably_float(*dw))
|
2017-12-13 09:19:57 -08:00
|
|
|
fprintf(ctx->fp, " %8.2f", *(float *) dw);
|
|
|
|
|
else
|
|
|
|
|
fprintf(ctx->fp, " 0x%08x", *dw);
|
|
|
|
|
|
2018-05-02 18:39:20 +01:00
|
|
|
column_count++;
|
2020-01-30 11:35:52 -06:00
|
|
|
pitch_col_count++;
|
2017-12-13 09:19:57 -08:00
|
|
|
}
|
|
|
|
|
fprintf(ctx->fp, "\n");
|
|
|
|
|
}
|
|
|
|
|
|
2021-03-03 13:49:18 -08:00
|
|
|
static struct intel_group *
|
|
|
|
|
intel_ctx_find_instruction(struct intel_batch_decode_ctx *ctx, const uint32_t *p)
|
2018-11-07 16:50:32 +02:00
|
|
|
{
|
2021-03-03 13:49:18 -08:00
|
|
|
return intel_spec_find_instruction(ctx->spec, ctx->engine, p);
|
2018-11-07 16:50:32 +02:00
|
|
|
}
|
|
|
|
|
|
2017-12-13 00:10:12 -08:00
|
|
|
static void
|
2021-03-03 13:49:18 -08:00
|
|
|
handle_state_base_address(struct intel_batch_decode_ctx *ctx, const uint32_t *p)
|
2017-12-13 00:10:12 -08:00
|
|
|
{
|
2021-03-03 13:49:18 -08:00
|
|
|
struct intel_group *inst = intel_ctx_find_instruction(ctx, p);
|
2017-12-13 00:10:12 -08:00
|
|
|
|
2021-03-03 13:49:18 -08:00
|
|
|
struct intel_field_iterator iter;
|
|
|
|
|
intel_field_iterator_init(&iter, inst, p, 0, false);
|
2017-12-13 00:10:12 -08:00
|
|
|
|
2018-10-21 21:41:39 -07:00
|
|
|
uint64_t surface_base = 0, dynamic_base = 0, instruction_base = 0;
|
|
|
|
|
bool surface_modify = 0, dynamic_modify = 0, instruction_modify = 0;
|
|
|
|
|
|
2021-03-03 13:49:18 -08:00
|
|
|
while (intel_field_iterator_next(&iter)) {
|
2017-12-13 00:10:12 -08:00
|
|
|
if (strcmp(iter.name, "Surface State Base Address") == 0) {
|
2018-10-21 21:41:39 -07:00
|
|
|
surface_base = iter.raw_value;
|
2017-12-13 00:10:12 -08:00
|
|
|
} else if (strcmp(iter.name, "Dynamic State Base Address") == 0) {
|
2018-10-21 21:41:39 -07:00
|
|
|
dynamic_base = iter.raw_value;
|
2017-12-13 00:10:12 -08:00
|
|
|
} else if (strcmp(iter.name, "Instruction Base Address") == 0) {
|
2018-10-21 21:41:39 -07:00
|
|
|
instruction_base = iter.raw_value;
|
|
|
|
|
} else if (strcmp(iter.name, "Surface State Base Address Modify Enable") == 0) {
|
|
|
|
|
surface_modify = iter.raw_value;
|
|
|
|
|
} else if (strcmp(iter.name, "Dynamic State Base Address Modify Enable") == 0) {
|
|
|
|
|
dynamic_modify = iter.raw_value;
|
2018-11-05 20:42:40 +00:00
|
|
|
} else if (strcmp(iter.name, "Instruction Base Address Modify Enable") == 0) {
|
2018-10-21 21:41:39 -07:00
|
|
|
instruction_modify = iter.raw_value;
|
2017-12-13 00:10:12 -08:00
|
|
|
}
|
2018-05-01 22:12:56 +01:00
|
|
|
}
|
2018-10-21 21:41:39 -07:00
|
|
|
|
|
|
|
|
if (dynamic_modify)
|
|
|
|
|
ctx->dynamic_base = dynamic_base;
|
|
|
|
|
|
|
|
|
|
if (surface_modify)
|
|
|
|
|
ctx->surface_base = surface_base;
|
|
|
|
|
|
|
|
|
|
if (instruction_modify)
|
|
|
|
|
ctx->instruction_base = instruction_base;
|
2017-12-13 00:10:12 -08:00
|
|
|
}
|
|
|
|
|
|
2017-12-13 08:01:03 -08:00
|
|
|
static void
|
2020-05-11 12:42:39 -05:00
|
|
|
handle_binding_table_pool_alloc(struct intel_batch_decode_ctx *ctx,
|
|
|
|
|
const uint32_t *p)
|
|
|
|
|
{
|
|
|
|
|
struct intel_group *inst = intel_ctx_find_instruction(ctx, p);
|
|
|
|
|
|
|
|
|
|
struct intel_field_iterator iter;
|
|
|
|
|
intel_field_iterator_init(&iter, inst, p, 0, false);
|
|
|
|
|
|
|
|
|
|
uint64_t bt_pool_base = 0;
|
|
|
|
|
bool bt_pool_enable = false;
|
|
|
|
|
|
|
|
|
|
while (intel_field_iterator_next(&iter)) {
|
|
|
|
|
if (strcmp(iter.name, "Binding Table Pool Base Address") == 0) {
|
|
|
|
|
bt_pool_base = iter.raw_value;
|
|
|
|
|
} else if (strcmp(iter.name, "Binding Table Pool Enable") == 0) {
|
|
|
|
|
bt_pool_enable = iter.raw_value;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
if (bt_pool_enable) {
|
|
|
|
|
ctx->bt_pool_base = bt_pool_base;
|
|
|
|
|
} else {
|
|
|
|
|
ctx->bt_pool_base = 0;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static void
|
|
|
|
|
dump_binding_table(struct intel_batch_decode_ctx *ctx,
|
|
|
|
|
uint32_t offset, int count)
|
2017-12-13 08:01:03 -08:00
|
|
|
{
|
2021-03-03 13:49:18 -08:00
|
|
|
struct intel_group *strct =
|
|
|
|
|
intel_spec_find_struct(ctx->spec, "RENDER_SURFACE_STATE");
|
2017-12-13 08:01:03 -08:00
|
|
|
if (strct == NULL) {
|
|
|
|
|
fprintf(ctx->fp, "did not find RENDER_SURFACE_STATE info\n");
|
|
|
|
|
return;
|
|
|
|
|
}
|
|
|
|
|
|
2020-05-11 15:31:57 -05:00
|
|
|
/* When 256B binding tables are enabled, we have to shift the offset */
|
|
|
|
|
if (ctx->use_256B_binding_tables)
|
|
|
|
|
offset <<= 3;
|
|
|
|
|
|
2020-05-11 12:42:39 -05:00
|
|
|
const uint64_t bt_pool_base = ctx->bt_pool_base ? ctx->bt_pool_base :
|
|
|
|
|
ctx->surface_base;
|
|
|
|
|
|
2019-10-02 15:09:33 -04:00
|
|
|
if (count < 0) {
|
2020-05-11 12:42:39 -05:00
|
|
|
count = update_count(ctx, bt_pool_base + offset,
|
|
|
|
|
bt_pool_base, 1, 8);
|
2019-10-02 15:09:33 -04:00
|
|
|
}
|
2017-12-13 08:01:03 -08:00
|
|
|
|
intel: Make the decoder handle STATE_BASE_ADDRESS not being a buffer.
Normally, i965 programs STATE_BASE_ADDRESS every batch, and puts all
state for a given base in a single buffer.
I'm working on a prototype which emits STATE_BASE_ADDRESS only once at
startup, where each base address is a fixed 4GB region of the PPGTT.
State may live in many buffers in that 4GB region, even if there isn't
a buffer located at the actual base address itself.
To handle this, we need to save the STATE_BASE_ADDRESS values across
multiple batches, rather than assuming we'll see the command each time.
Then, each time we see a pointer, we need to ask the driver for the BO
map for that data. (We can't just use the map for the base address, as
state may be in multiple buffers, and there may not even be a buffer
at the base address to map.)
v2: Fix things caught in review by Lionel:
- Drop bogus bind_bo.size check.
- Drop "get the BOs again" code - we just get the BOs as needed
- Add a message about interface descriptor data being unavailable
Reviewed-by: Lionel Landwerlin <lionel.g.landwerlin@intel.com>
2018-07-11 10:50:16 -07:00
|
|
|
if (offset % 32 != 0 || offset >= UINT16_MAX) {
|
|
|
|
|
fprintf(ctx->fp, " invalid binding table pointer\n");
|
2017-12-13 08:01:03 -08:00
|
|
|
return;
|
|
|
|
|
}
|
|
|
|
|
|
2021-03-03 13:49:18 -08:00
|
|
|
struct intel_batch_decode_bo bind_bo =
|
2020-05-11 12:42:39 -05:00
|
|
|
ctx_get_bo(ctx, true, bt_pool_base + offset);
|
intel: Make the decoder handle STATE_BASE_ADDRESS not being a buffer.
Normally, i965 programs STATE_BASE_ADDRESS every batch, and puts all
state for a given base in a single buffer.
I'm working on a prototype which emits STATE_BASE_ADDRESS only once at
startup, where each base address is a fixed 4GB region of the PPGTT.
State may live in many buffers in that 4GB region, even if there isn't
a buffer located at the actual base address itself.
To handle this, we need to save the STATE_BASE_ADDRESS values across
multiple batches, rather than assuming we'll see the command each time.
Then, each time we see a pointer, we need to ask the driver for the BO
map for that data. (We can't just use the map for the base address, as
state may be in multiple buffers, and there may not even be a buffer
at the base address to map.)
v2: Fix things caught in review by Lionel:
- Drop bogus bind_bo.size check.
- Drop "get the BOs again" code - we just get the BOs as needed
- Add a message about interface descriptor data being unavailable
Reviewed-by: Lionel Landwerlin <lionel.g.landwerlin@intel.com>
2018-07-11 10:50:16 -07:00
|
|
|
|
|
|
|
|
if (bind_bo.map == NULL) {
|
|
|
|
|
fprintf(ctx->fp, " binding table unavailable\n");
|
2017-12-13 08:01:03 -08:00
|
|
|
return;
|
|
|
|
|
}
|
|
|
|
|
|
intel: Make the decoder handle STATE_BASE_ADDRESS not being a buffer.
Normally, i965 programs STATE_BASE_ADDRESS every batch, and puts all
state for a given base in a single buffer.
I'm working on a prototype which emits STATE_BASE_ADDRESS only once at
startup, where each base address is a fixed 4GB region of the PPGTT.
State may live in many buffers in that 4GB region, even if there isn't
a buffer located at the actual base address itself.
To handle this, we need to save the STATE_BASE_ADDRESS values across
multiple batches, rather than assuming we'll see the command each time.
Then, each time we see a pointer, we need to ask the driver for the BO
map for that data. (We can't just use the map for the base address, as
state may be in multiple buffers, and there may not even be a buffer
at the base address to map.)
v2: Fix things caught in review by Lionel:
- Drop bogus bind_bo.size check.
- Drop "get the BOs again" code - we just get the BOs as needed
- Add a message about interface descriptor data being unavailable
Reviewed-by: Lionel Landwerlin <lionel.g.landwerlin@intel.com>
2018-07-11 10:50:16 -07:00
|
|
|
const uint32_t *pointers = bind_bo.map;
|
2017-12-13 08:01:03 -08:00
|
|
|
for (int i = 0; i < count; i++) {
|
|
|
|
|
if (pointers[i] == 0)
|
|
|
|
|
continue;
|
|
|
|
|
|
2018-07-25 10:23:04 -07:00
|
|
|
uint64_t addr = ctx->surface_base + pointers[i];
|
2021-03-03 13:49:18 -08:00
|
|
|
struct intel_batch_decode_bo bo = ctx_get_bo(ctx, true, addr);
|
2018-04-09 12:46:51 -07:00
|
|
|
uint32_t size = strct->dw_length * 4;
|
|
|
|
|
|
intel: Make the decoder handle STATE_BASE_ADDRESS not being a buffer.
Normally, i965 programs STATE_BASE_ADDRESS every batch, and puts all
state for a given base in a single buffer.
I'm working on a prototype which emits STATE_BASE_ADDRESS only once at
startup, where each base address is a fixed 4GB region of the PPGTT.
State may live in many buffers in that 4GB region, even if there isn't
a buffer located at the actual base address itself.
To handle this, we need to save the STATE_BASE_ADDRESS values across
multiple batches, rather than assuming we'll see the command each time.
Then, each time we see a pointer, we need to ask the driver for the BO
map for that data. (We can't just use the map for the base address, as
state may be in multiple buffers, and there may not even be a buffer
at the base address to map.)
v2: Fix things caught in review by Lionel:
- Drop bogus bind_bo.size check.
- Drop "get the BOs again" code - we just get the BOs as needed
- Add a message about interface descriptor data being unavailable
Reviewed-by: Lionel Landwerlin <lionel.g.landwerlin@intel.com>
2018-07-11 10:50:16 -07:00
|
|
|
if (pointers[i] % 32 != 0 ||
|
|
|
|
|
addr < bo.addr || addr + size >= bo.addr + bo.size) {
|
2018-08-25 17:34:17 -05:00
|
|
|
fprintf(ctx->fp, "pointer %u: 0x%08x <not valid>\n", i, pointers[i]);
|
2017-12-13 08:01:03 -08:00
|
|
|
continue;
|
|
|
|
|
}
|
|
|
|
|
|
2018-08-25 17:34:17 -05:00
|
|
|
fprintf(ctx->fp, "pointer %u: 0x%08x\n", i, pointers[i]);
|
2018-04-09 12:46:51 -07:00
|
|
|
ctx_print_group(ctx, strct, addr, bo.map + (addr - bo.addr));
|
2017-12-13 08:01:03 -08:00
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static void
|
2021-03-03 13:49:18 -08:00
|
|
|
dump_samplers(struct intel_batch_decode_ctx *ctx, uint32_t offset, int count)
|
2017-12-13 08:01:03 -08:00
|
|
|
{
|
2021-03-03 13:49:18 -08:00
|
|
|
struct intel_group *strct = intel_spec_find_struct(ctx->spec, "SAMPLER_STATE");
|
2019-10-02 15:09:33 -04:00
|
|
|
uint64_t state_addr = ctx->dynamic_base + offset;
|
2017-12-13 08:01:03 -08:00
|
|
|
|
2019-10-02 15:09:33 -04:00
|
|
|
if (count < 0) {
|
|
|
|
|
count = update_count(ctx, state_addr, ctx->dynamic_base,
|
|
|
|
|
strct->dw_length, 4);
|
|
|
|
|
}
|
2017-12-13 08:01:03 -08:00
|
|
|
|
2021-03-03 13:49:18 -08:00
|
|
|
struct intel_batch_decode_bo bo = ctx_get_bo(ctx, true, state_addr);
|
intel: Make the decoder handle STATE_BASE_ADDRESS not being a buffer.
Normally, i965 programs STATE_BASE_ADDRESS every batch, and puts all
state for a given base in a single buffer.
I'm working on a prototype which emits STATE_BASE_ADDRESS only once at
startup, where each base address is a fixed 4GB region of the PPGTT.
State may live in many buffers in that 4GB region, even if there isn't
a buffer located at the actual base address itself.
To handle this, we need to save the STATE_BASE_ADDRESS values across
multiple batches, rather than assuming we'll see the command each time.
Then, each time we see a pointer, we need to ask the driver for the BO
map for that data. (We can't just use the map for the base address, as
state may be in multiple buffers, and there may not even be a buffer
at the base address to map.)
v2: Fix things caught in review by Lionel:
- Drop bogus bind_bo.size check.
- Drop "get the BOs again" code - we just get the BOs as needed
- Add a message about interface descriptor data being unavailable
Reviewed-by: Lionel Landwerlin <lionel.g.landwerlin@intel.com>
2018-07-11 10:50:16 -07:00
|
|
|
const void *state_map = bo.map;
|
|
|
|
|
|
|
|
|
|
if (state_map == NULL) {
|
2017-12-13 08:01:03 -08:00
|
|
|
fprintf(ctx->fp, " samplers unavailable\n");
|
|
|
|
|
return;
|
|
|
|
|
}
|
|
|
|
|
|
intel: Make the decoder handle STATE_BASE_ADDRESS not being a buffer.
Normally, i965 programs STATE_BASE_ADDRESS every batch, and puts all
state for a given base in a single buffer.
I'm working on a prototype which emits STATE_BASE_ADDRESS only once at
startup, where each base address is a fixed 4GB region of the PPGTT.
State may live in many buffers in that 4GB region, even if there isn't
a buffer located at the actual base address itself.
To handle this, we need to save the STATE_BASE_ADDRESS values across
multiple batches, rather than assuming we'll see the command each time.
Then, each time we see a pointer, we need to ask the driver for the BO
map for that data. (We can't just use the map for the base address, as
state may be in multiple buffers, and there may not even be a buffer
at the base address to map.)
v2: Fix things caught in review by Lionel:
- Drop bogus bind_bo.size check.
- Drop "get the BOs again" code - we just get the BOs as needed
- Add a message about interface descriptor data being unavailable
Reviewed-by: Lionel Landwerlin <lionel.g.landwerlin@intel.com>
2018-07-11 10:50:16 -07:00
|
|
|
if (offset % 32 != 0 || state_addr - bo.addr >= bo.size) {
|
2017-12-13 08:01:03 -08:00
|
|
|
fprintf(ctx->fp, " invalid sampler state pointer\n");
|
|
|
|
|
return;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
for (int i = 0; i < count; i++) {
|
|
|
|
|
fprintf(ctx->fp, "sampler state %d\n", i);
|
|
|
|
|
ctx_print_group(ctx, strct, state_addr, state_map);
|
|
|
|
|
state_addr += 16;
|
|
|
|
|
state_map += 16;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
2020-06-15 17:33:54 -05:00
|
|
|
static void
|
2021-03-03 13:49:18 -08:00
|
|
|
handle_interface_descriptor_data(struct intel_batch_decode_ctx *ctx,
|
|
|
|
|
struct intel_group *desc, const uint32_t *p)
|
2020-06-15 17:33:54 -05:00
|
|
|
{
|
|
|
|
|
uint64_t ksp = 0;
|
|
|
|
|
uint32_t sampler_offset = 0, sampler_count = 0;
|
|
|
|
|
uint32_t binding_table_offset = 0, binding_entry_count = 0;
|
|
|
|
|
|
2021-03-03 13:49:18 -08:00
|
|
|
struct intel_field_iterator iter;
|
|
|
|
|
intel_field_iterator_init(&iter, desc, p, 0, false);
|
|
|
|
|
while (intel_field_iterator_next(&iter)) {
|
2020-06-15 17:33:54 -05:00
|
|
|
if (strcmp(iter.name, "Kernel Start Pointer") == 0) {
|
|
|
|
|
ksp = strtoll(iter.value, NULL, 16);
|
|
|
|
|
} else if (strcmp(iter.name, "Sampler State Pointer") == 0) {
|
|
|
|
|
sampler_offset = strtol(iter.value, NULL, 16);
|
|
|
|
|
} else if (strcmp(iter.name, "Sampler Count") == 0) {
|
|
|
|
|
sampler_count = strtol(iter.value, NULL, 10);
|
|
|
|
|
} else if (strcmp(iter.name, "Binding Table Pointer") == 0) {
|
|
|
|
|
binding_table_offset = strtol(iter.value, NULL, 16);
|
|
|
|
|
} else if (strcmp(iter.name, "Binding Table Entry Count") == 0) {
|
|
|
|
|
binding_entry_count = strtol(iter.value, NULL, 10);
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
ctx_disassemble_program(ctx, ksp, "compute shader");
|
|
|
|
|
fprintf(ctx->fp, "\n");
|
|
|
|
|
|
|
|
|
|
dump_samplers(ctx, sampler_offset, sampler_count);
|
|
|
|
|
dump_binding_table(ctx, binding_table_offset, binding_entry_count);
|
|
|
|
|
}
|
|
|
|
|
|
2017-12-13 08:01:03 -08:00
|
|
|
static void
|
2021-03-03 13:49:18 -08:00
|
|
|
handle_media_interface_descriptor_load(struct intel_batch_decode_ctx *ctx,
|
2017-12-13 08:01:03 -08:00
|
|
|
const uint32_t *p)
|
|
|
|
|
{
|
2021-03-03 13:49:18 -08:00
|
|
|
struct intel_group *inst = intel_ctx_find_instruction(ctx, p);
|
|
|
|
|
struct intel_group *desc =
|
|
|
|
|
intel_spec_find_struct(ctx->spec, "INTERFACE_DESCRIPTOR_DATA");
|
2017-12-13 08:01:03 -08:00
|
|
|
|
2021-03-03 13:49:18 -08:00
|
|
|
struct intel_field_iterator iter;
|
|
|
|
|
intel_field_iterator_init(&iter, inst, p, 0, false);
|
2017-12-13 08:01:03 -08:00
|
|
|
uint32_t descriptor_offset = 0;
|
|
|
|
|
int descriptor_count = 0;
|
2021-03-03 13:49:18 -08:00
|
|
|
while (intel_field_iterator_next(&iter)) {
|
2017-12-13 08:01:03 -08:00
|
|
|
if (strcmp(iter.name, "Interface Descriptor Data Start Address") == 0) {
|
|
|
|
|
descriptor_offset = strtol(iter.value, NULL, 16);
|
|
|
|
|
} else if (strcmp(iter.name, "Interface Descriptor Total Length") == 0) {
|
|
|
|
|
descriptor_count =
|
|
|
|
|
strtol(iter.value, NULL, 16) / (desc->dw_length * 4);
|
|
|
|
|
}
|
2018-05-01 22:12:56 +01:00
|
|
|
}
|
2017-12-13 08:01:03 -08:00
|
|
|
|
2018-07-25 10:23:04 -07:00
|
|
|
uint64_t desc_addr = ctx->dynamic_base + descriptor_offset;
|
2021-03-03 13:49:18 -08:00
|
|
|
struct intel_batch_decode_bo bo = ctx_get_bo(ctx, true, desc_addr);
|
intel: Make the decoder handle STATE_BASE_ADDRESS not being a buffer.
Normally, i965 programs STATE_BASE_ADDRESS every batch, and puts all
state for a given base in a single buffer.
I'm working on a prototype which emits STATE_BASE_ADDRESS only once at
startup, where each base address is a fixed 4GB region of the PPGTT.
State may live in many buffers in that 4GB region, even if there isn't
a buffer located at the actual base address itself.
To handle this, we need to save the STATE_BASE_ADDRESS values across
multiple batches, rather than assuming we'll see the command each time.
Then, each time we see a pointer, we need to ask the driver for the BO
map for that data. (We can't just use the map for the base address, as
state may be in multiple buffers, and there may not even be a buffer
at the base address to map.)
v2: Fix things caught in review by Lionel:
- Drop bogus bind_bo.size check.
- Drop "get the BOs again" code - we just get the BOs as needed
- Add a message about interface descriptor data being unavailable
Reviewed-by: Lionel Landwerlin <lionel.g.landwerlin@intel.com>
2018-07-11 10:50:16 -07:00
|
|
|
const void *desc_map = bo.map;
|
|
|
|
|
|
|
|
|
|
if (desc_map == NULL) {
|
|
|
|
|
fprintf(ctx->fp, " interface descriptors unavailable\n");
|
|
|
|
|
return;
|
|
|
|
|
}
|
|
|
|
|
|
2017-12-13 08:01:03 -08:00
|
|
|
for (int i = 0; i < descriptor_count; i++) {
|
|
|
|
|
fprintf(ctx->fp, "descriptor %d: %08x\n", i, descriptor_offset);
|
|
|
|
|
|
2018-02-12 19:29:59 -08:00
|
|
|
ctx_print_group(ctx, desc, desc_addr, desc_map);
|
2017-12-13 08:01:03 -08:00
|
|
|
|
2020-06-15 17:33:54 -05:00
|
|
|
handle_interface_descriptor_data(ctx, desc, desc_map);
|
2017-12-13 08:01:03 -08:00
|
|
|
|
|
|
|
|
desc_map += desc->dw_length;
|
|
|
|
|
desc_addr += desc->dw_length * 4;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
2020-06-15 17:33:54 -05:00
|
|
|
static void
|
2021-03-03 13:49:18 -08:00
|
|
|
handle_compute_walker(struct intel_batch_decode_ctx *ctx,
|
2020-06-15 17:33:54 -05:00
|
|
|
const uint32_t *p)
|
|
|
|
|
{
|
2021-03-03 13:49:18 -08:00
|
|
|
struct intel_group *inst = intel_ctx_find_instruction(ctx, p);
|
2020-06-15 17:33:54 -05:00
|
|
|
|
2021-03-03 13:49:18 -08:00
|
|
|
struct intel_field_iterator iter;
|
|
|
|
|
intel_field_iterator_init(&iter, inst, p, 0, false);
|
|
|
|
|
while (intel_field_iterator_next(&iter)) {
|
2020-06-15 17:33:54 -05:00
|
|
|
if (strcmp(iter.name, "Interface Descriptor") == 0) {
|
|
|
|
|
handle_interface_descriptor_data(ctx, iter.struct_desc,
|
|
|
|
|
&iter.p[iter.start_bit / 32]);
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
2017-12-13 09:19:57 -08:00
|
|
|
static void
|
2021-03-03 13:49:18 -08:00
|
|
|
handle_3dstate_vertex_buffers(struct intel_batch_decode_ctx *ctx,
|
2017-12-13 09:19:57 -08:00
|
|
|
const uint32_t *p)
|
|
|
|
|
{
|
2021-03-03 13:49:18 -08:00
|
|
|
struct intel_group *inst = intel_ctx_find_instruction(ctx, p);
|
|
|
|
|
struct intel_group *vbs = intel_spec_find_struct(ctx->spec, "VERTEX_BUFFER_STATE");
|
2017-12-13 09:19:57 -08:00
|
|
|
|
2021-03-03 13:49:18 -08:00
|
|
|
struct intel_batch_decode_bo vb = {};
|
2017-12-13 09:19:57 -08:00
|
|
|
uint32_t vb_size = 0;
|
|
|
|
|
int index = -1;
|
|
|
|
|
int pitch = -1;
|
|
|
|
|
bool ready = false;
|
|
|
|
|
|
2021-03-03 13:49:18 -08:00
|
|
|
struct intel_field_iterator iter;
|
|
|
|
|
intel_field_iterator_init(&iter, inst, p, 0, false);
|
|
|
|
|
while (intel_field_iterator_next(&iter)) {
|
2018-05-02 00:17:19 +01:00
|
|
|
if (iter.struct_desc != vbs)
|
2017-12-13 09:19:57 -08:00
|
|
|
continue;
|
|
|
|
|
|
2021-03-03 13:49:18 -08:00
|
|
|
struct intel_field_iterator vbs_iter;
|
|
|
|
|
intel_field_iterator_init(&vbs_iter, vbs, &iter.p[iter.start_bit / 32], 0, false);
|
|
|
|
|
while (intel_field_iterator_next(&vbs_iter)) {
|
2018-05-02 00:17:19 +01:00
|
|
|
if (strcmp(vbs_iter.name, "Vertex Buffer Index") == 0) {
|
|
|
|
|
index = vbs_iter.raw_value;
|
|
|
|
|
} else if (strcmp(vbs_iter.name, "Buffer Pitch") == 0) {
|
|
|
|
|
pitch = vbs_iter.raw_value;
|
|
|
|
|
} else if (strcmp(vbs_iter.name, "Buffer Starting Address") == 0) {
|
2018-08-26 13:52:47 +01:00
|
|
|
vb = ctx_get_bo(ctx, true, vbs_iter.raw_value);
|
2018-05-02 00:17:19 +01:00
|
|
|
} else if (strcmp(vbs_iter.name, "Buffer Size") == 0) {
|
|
|
|
|
vb_size = vbs_iter.raw_value;
|
|
|
|
|
ready = true;
|
|
|
|
|
} else if (strcmp(vbs_iter.name, "End Address") == 0) {
|
|
|
|
|
if (vb.map && vbs_iter.raw_value >= vb.addr)
|
2019-01-24 12:28:29 +02:00
|
|
|
vb_size = (vbs_iter.raw_value + 1) - vb.addr;
|
2018-05-02 00:17:19 +01:00
|
|
|
else
|
|
|
|
|
vb_size = 0;
|
|
|
|
|
ready = true;
|
|
|
|
|
}
|
2017-12-13 09:19:57 -08:00
|
|
|
|
2018-05-02 00:17:19 +01:00
|
|
|
if (!ready)
|
|
|
|
|
continue;
|
2017-12-13 09:19:57 -08:00
|
|
|
|
2018-05-02 00:17:19 +01:00
|
|
|
fprintf(ctx->fp, "vertex buffer %d, size %d\n", index, vb_size);
|
|
|
|
|
|
|
|
|
|
if (vb.map == NULL) {
|
|
|
|
|
fprintf(ctx->fp, " buffer contents unavailable\n");
|
|
|
|
|
continue;
|
|
|
|
|
}
|
2017-12-13 09:19:57 -08:00
|
|
|
|
2018-05-02 00:17:19 +01:00
|
|
|
if (vb.map == 0 || vb_size == 0)
|
|
|
|
|
continue;
|
2017-12-13 09:19:57 -08:00
|
|
|
|
2018-05-02 18:39:20 +01:00
|
|
|
ctx_print_buffer(ctx, vb, vb_size, pitch, ctx->max_vbo_decoded_lines);
|
2018-05-02 00:17:19 +01:00
|
|
|
|
|
|
|
|
vb.map = NULL;
|
|
|
|
|
vb_size = 0;
|
|
|
|
|
index = -1;
|
|
|
|
|
pitch = -1;
|
|
|
|
|
ready = false;
|
|
|
|
|
}
|
2018-05-01 22:12:56 +01:00
|
|
|
}
|
2017-12-13 09:19:57 -08:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static void
|
2021-03-03 13:49:18 -08:00
|
|
|
handle_3dstate_index_buffer(struct intel_batch_decode_ctx *ctx,
|
2017-12-13 09:19:57 -08:00
|
|
|
const uint32_t *p)
|
|
|
|
|
{
|
2021-03-03 13:49:18 -08:00
|
|
|
struct intel_group *inst = intel_ctx_find_instruction(ctx, p);
|
2017-12-13 09:19:57 -08:00
|
|
|
|
2021-03-03 13:49:18 -08:00
|
|
|
struct intel_batch_decode_bo ib = {};
|
2017-12-13 09:19:57 -08:00
|
|
|
uint32_t ib_size = 0;
|
|
|
|
|
uint32_t format = 0;
|
|
|
|
|
|
2021-03-03 13:49:18 -08:00
|
|
|
struct intel_field_iterator iter;
|
|
|
|
|
intel_field_iterator_init(&iter, inst, p, 0, false);
|
|
|
|
|
while (intel_field_iterator_next(&iter)) {
|
2017-12-13 09:19:57 -08:00
|
|
|
if (strcmp(iter.name, "Index Format") == 0) {
|
|
|
|
|
format = iter.raw_value;
|
|
|
|
|
} else if (strcmp(iter.name, "Buffer Starting Address") == 0) {
|
2018-08-26 13:52:47 +01:00
|
|
|
ib = ctx_get_bo(ctx, true, iter.raw_value);
|
2017-12-13 09:19:57 -08:00
|
|
|
} else if (strcmp(iter.name, "Buffer Size") == 0) {
|
|
|
|
|
ib_size = iter.raw_value;
|
|
|
|
|
}
|
2018-05-01 22:12:56 +01:00
|
|
|
}
|
2017-12-13 09:19:57 -08:00
|
|
|
|
|
|
|
|
if (ib.map == NULL) {
|
|
|
|
|
fprintf(ctx->fp, " buffer contents unavailable\n");
|
|
|
|
|
return;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
const void *m = ib.map;
|
|
|
|
|
const void *ib_end = ib.map + MIN2(ib.size, ib_size);
|
|
|
|
|
for (int i = 0; m < ib_end && i < 10; i++) {
|
|
|
|
|
switch (format) {
|
|
|
|
|
case 0:
|
|
|
|
|
fprintf(ctx->fp, "%3d ", *(uint8_t *)m);
|
|
|
|
|
m += 1;
|
|
|
|
|
break;
|
|
|
|
|
case 1:
|
|
|
|
|
fprintf(ctx->fp, "%3d ", *(uint16_t *)m);
|
|
|
|
|
m += 2;
|
|
|
|
|
break;
|
|
|
|
|
case 2:
|
|
|
|
|
fprintf(ctx->fp, "%3d ", *(uint32_t *)m);
|
|
|
|
|
m += 4;
|
|
|
|
|
break;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
if (m < ib_end)
|
|
|
|
|
fprintf(ctx->fp, "...");
|
|
|
|
|
fprintf(ctx->fp, "\n");
|
|
|
|
|
}
|
|
|
|
|
|
2017-12-13 09:46:39 -08:00
|
|
|
static void
|
2021-03-03 13:49:18 -08:00
|
|
|
decode_single_ksp(struct intel_batch_decode_ctx *ctx, const uint32_t *p)
|
2017-12-13 09:46:39 -08:00
|
|
|
{
|
2021-03-03 13:49:18 -08:00
|
|
|
struct intel_group *inst = intel_ctx_find_instruction(ctx, p);
|
2017-12-13 09:46:39 -08:00
|
|
|
|
|
|
|
|
uint64_t ksp = 0;
|
2020-10-12 14:53:01 -05:00
|
|
|
bool is_simd8 = ctx->devinfo.gen >= 11; /* vertex shaders on Gen8+ only */
|
2017-12-13 09:46:39 -08:00
|
|
|
bool is_enabled = true;
|
|
|
|
|
|
2021-03-03 13:49:18 -08:00
|
|
|
struct intel_field_iterator iter;
|
|
|
|
|
intel_field_iterator_init(&iter, inst, p, 0, false);
|
|
|
|
|
while (intel_field_iterator_next(&iter)) {
|
2017-12-13 09:46:39 -08:00
|
|
|
if (strcmp(iter.name, "Kernel Start Pointer") == 0) {
|
|
|
|
|
ksp = iter.raw_value;
|
|
|
|
|
} else if (strcmp(iter.name, "SIMD8 Dispatch Enable") == 0) {
|
|
|
|
|
is_simd8 = iter.raw_value;
|
|
|
|
|
} else if (strcmp(iter.name, "Dispatch Mode") == 0) {
|
|
|
|
|
is_simd8 = strcmp(iter.value, "SIMD8") == 0;
|
|
|
|
|
} else if (strcmp(iter.name, "Dispatch Enable") == 0) {
|
|
|
|
|
is_simd8 = strcmp(iter.value, "SIMD8") == 0;
|
|
|
|
|
} else if (strcmp(iter.name, "Enable") == 0) {
|
|
|
|
|
is_enabled = iter.raw_value;
|
|
|
|
|
}
|
2018-05-01 22:12:56 +01:00
|
|
|
}
|
2017-12-13 09:46:39 -08:00
|
|
|
|
|
|
|
|
const char *type =
|
|
|
|
|
strcmp(inst->name, "VS_STATE") == 0 ? "vertex shader" :
|
|
|
|
|
strcmp(inst->name, "GS_STATE") == 0 ? "geometry shader" :
|
|
|
|
|
strcmp(inst->name, "SF_STATE") == 0 ? "strips and fans shader" :
|
|
|
|
|
strcmp(inst->name, "CLIP_STATE") == 0 ? "clip shader" :
|
2018-02-01 09:43:20 -08:00
|
|
|
strcmp(inst->name, "3DSTATE_DS") == 0 ? "tessellation evaluation shader" :
|
|
|
|
|
strcmp(inst->name, "3DSTATE_HS") == 0 ? "tessellation control shader" :
|
2017-12-13 09:46:39 -08:00
|
|
|
strcmp(inst->name, "3DSTATE_VS") == 0 ? (is_simd8 ? "SIMD8 vertex shader" : "vec4 vertex shader") :
|
|
|
|
|
strcmp(inst->name, "3DSTATE_GS") == 0 ? (is_simd8 ? "SIMD8 geometry shader" : "vec4 geometry shader") :
|
|
|
|
|
NULL;
|
|
|
|
|
|
|
|
|
|
if (is_enabled) {
|
|
|
|
|
ctx_disassemble_program(ctx, ksp, type);
|
2020-04-15 16:38:56 -05:00
|
|
|
fprintf(ctx->fp, "\n");
|
2017-12-13 09:46:39 -08:00
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static void
|
2021-03-03 13:49:18 -08:00
|
|
|
decode_ps_kernels(struct intel_batch_decode_ctx *ctx, const uint32_t *p)
|
2017-12-13 09:46:39 -08:00
|
|
|
{
|
2021-03-03 13:49:18 -08:00
|
|
|
struct intel_group *inst = intel_ctx_find_instruction(ctx, p);
|
2017-12-13 09:46:39 -08:00
|
|
|
|
|
|
|
|
uint64_t ksp[3] = {0, 0, 0};
|
|
|
|
|
bool enabled[3] = {false, false, false};
|
|
|
|
|
|
2021-03-03 13:49:18 -08:00
|
|
|
struct intel_field_iterator iter;
|
|
|
|
|
intel_field_iterator_init(&iter, inst, p, 0, false);
|
|
|
|
|
while (intel_field_iterator_next(&iter)) {
|
2017-12-13 09:46:39 -08:00
|
|
|
if (strncmp(iter.name, "Kernel Start Pointer ",
|
|
|
|
|
strlen("Kernel Start Pointer ")) == 0) {
|
|
|
|
|
int idx = iter.name[strlen("Kernel Start Pointer ")] - '0';
|
|
|
|
|
ksp[idx] = strtol(iter.value, NULL, 16);
|
|
|
|
|
} else if (strcmp(iter.name, "8 Pixel Dispatch Enable") == 0) {
|
|
|
|
|
enabled[0] = strcmp(iter.value, "true") == 0;
|
|
|
|
|
} else if (strcmp(iter.name, "16 Pixel Dispatch Enable") == 0) {
|
|
|
|
|
enabled[1] = strcmp(iter.value, "true") == 0;
|
|
|
|
|
} else if (strcmp(iter.name, "32 Pixel Dispatch Enable") == 0) {
|
|
|
|
|
enabled[2] = strcmp(iter.value, "true") == 0;
|
|
|
|
|
}
|
2018-05-01 22:12:56 +01:00
|
|
|
}
|
2017-12-13 09:46:39 -08:00
|
|
|
|
|
|
|
|
/* Reorder KSPs to be [8, 16, 32] instead of the hardware order. */
|
|
|
|
|
if (enabled[0] + enabled[1] + enabled[2] == 1) {
|
|
|
|
|
if (enabled[1]) {
|
|
|
|
|
ksp[1] = ksp[0];
|
|
|
|
|
ksp[0] = 0;
|
|
|
|
|
} else if (enabled[2]) {
|
|
|
|
|
ksp[2] = ksp[0];
|
|
|
|
|
ksp[0] = 0;
|
|
|
|
|
}
|
|
|
|
|
} else {
|
|
|
|
|
uint64_t tmp = ksp[1];
|
|
|
|
|
ksp[1] = ksp[2];
|
|
|
|
|
ksp[2] = tmp;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
if (enabled[0])
|
|
|
|
|
ctx_disassemble_program(ctx, ksp[0], "SIMD8 fragment shader");
|
|
|
|
|
if (enabled[1])
|
|
|
|
|
ctx_disassemble_program(ctx, ksp[1], "SIMD16 fragment shader");
|
|
|
|
|
if (enabled[2])
|
|
|
|
|
ctx_disassemble_program(ctx, ksp[2], "SIMD32 fragment shader");
|
2019-08-31 14:11:49 -05:00
|
|
|
|
|
|
|
|
if (enabled[0] || enabled[1] || enabled[2])
|
|
|
|
|
fprintf(ctx->fp, "\n");
|
2017-12-13 09:46:39 -08:00
|
|
|
}
|
|
|
|
|
|
2018-06-13 09:49:07 -07:00
|
|
|
static void
|
2021-03-03 13:49:18 -08:00
|
|
|
decode_3dstate_constant_all(struct intel_batch_decode_ctx *ctx, const uint32_t *p)
|
2018-06-13 09:49:07 -07:00
|
|
|
{
|
2021-03-03 13:49:18 -08:00
|
|
|
struct intel_group *inst =
|
|
|
|
|
intel_spec_find_instruction(ctx->spec, ctx->engine, p);
|
|
|
|
|
struct intel_group *body =
|
|
|
|
|
intel_spec_find_struct(ctx->spec, "3DSTATE_CONSTANT_ALL_DATA");
|
2018-06-13 09:49:07 -07:00
|
|
|
|
|
|
|
|
uint32_t read_length[4];
|
2021-03-03 13:49:18 -08:00
|
|
|
struct intel_batch_decode_bo buffer[4];
|
2018-06-13 09:49:07 -07:00
|
|
|
memset(buffer, 0, sizeof(buffer));
|
|
|
|
|
|
2021-03-03 13:49:18 -08:00
|
|
|
struct intel_field_iterator outer;
|
|
|
|
|
intel_field_iterator_init(&outer, inst, p, 0, false);
|
2018-06-13 09:49:07 -07:00
|
|
|
int idx = 0;
|
2021-03-03 13:49:18 -08:00
|
|
|
while (intel_field_iterator_next(&outer)) {
|
2018-06-13 09:49:07 -07:00
|
|
|
if (outer.struct_desc != body)
|
|
|
|
|
continue;
|
|
|
|
|
|
2021-03-03 13:49:18 -08:00
|
|
|
struct intel_field_iterator iter;
|
|
|
|
|
intel_field_iterator_init(&iter, body, &outer.p[outer.start_bit / 32],
|
2018-06-13 09:49:07 -07:00
|
|
|
0, false);
|
2021-03-03 13:49:18 -08:00
|
|
|
while (intel_field_iterator_next(&iter)) {
|
2018-06-13 09:49:07 -07:00
|
|
|
if (!strcmp(iter.name, "Pointer To Constant Buffer")) {
|
|
|
|
|
buffer[idx] = ctx_get_bo(ctx, true, iter.raw_value);
|
|
|
|
|
} else if (!strcmp(iter.name, "Constant Buffer Read Length")) {
|
|
|
|
|
read_length[idx] = iter.raw_value;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
idx++;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
for (int i = 0; i < 4; i++) {
|
|
|
|
|
if (read_length[i] == 0 || buffer[i].map == NULL)
|
|
|
|
|
continue;
|
|
|
|
|
|
|
|
|
|
unsigned size = read_length[i] * 32;
|
|
|
|
|
fprintf(ctx->fp, "constant buffer %d, size %u\n", i, size);
|
|
|
|
|
|
|
|
|
|
ctx_print_buffer(ctx, buffer[i], size, 0, -1);
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
2017-12-13 09:58:27 -08:00
|
|
|
static void
|
2021-03-03 13:49:18 -08:00
|
|
|
decode_3dstate_constant(struct intel_batch_decode_ctx *ctx, const uint32_t *p)
|
2017-12-13 09:58:27 -08:00
|
|
|
{
|
2021-03-03 13:49:18 -08:00
|
|
|
struct intel_group *inst = intel_ctx_find_instruction(ctx, p);
|
|
|
|
|
struct intel_group *body =
|
|
|
|
|
intel_spec_find_struct(ctx->spec, "3DSTATE_CONSTANT_BODY");
|
2017-12-13 09:58:27 -08:00
|
|
|
|
2018-06-14 17:29:16 +01:00
|
|
|
uint32_t read_length[4] = {0};
|
|
|
|
|
uint64_t read_addr[4];
|
2017-12-13 09:58:27 -08:00
|
|
|
|
2021-03-03 13:49:18 -08:00
|
|
|
struct intel_field_iterator outer;
|
|
|
|
|
intel_field_iterator_init(&outer, inst, p, 0, false);
|
|
|
|
|
while (intel_field_iterator_next(&outer)) {
|
2018-05-02 09:43:27 -07:00
|
|
|
if (outer.struct_desc != body)
|
|
|
|
|
continue;
|
2017-12-13 09:58:27 -08:00
|
|
|
|
2021-03-03 13:49:18 -08:00
|
|
|
struct intel_field_iterator iter;
|
|
|
|
|
intel_field_iterator_init(&iter, body, &outer.p[outer.start_bit / 32],
|
2018-05-02 09:43:27 -07:00
|
|
|
0, false);
|
|
|
|
|
|
2021-03-03 13:49:18 -08:00
|
|
|
while (intel_field_iterator_next(&iter)) {
|
2018-05-02 09:43:27 -07:00
|
|
|
int idx;
|
|
|
|
|
if (sscanf(iter.name, "Read Length[%d]", &idx) == 1) {
|
|
|
|
|
read_length[idx] = iter.raw_value;
|
|
|
|
|
} else if (sscanf(iter.name, "Buffer[%d]", &idx) == 1) {
|
2018-06-14 17:29:16 +01:00
|
|
|
read_addr[idx] = iter.raw_value;
|
2018-05-02 09:43:27 -07:00
|
|
|
}
|
2017-12-13 09:58:27 -08:00
|
|
|
}
|
|
|
|
|
|
2018-05-02 09:43:27 -07:00
|
|
|
for (int i = 0; i < 4; i++) {
|
2018-06-14 17:29:16 +01:00
|
|
|
if (read_length[i] == 0)
|
2018-05-02 09:43:27 -07:00
|
|
|
continue;
|
2017-12-13 09:58:27 -08:00
|
|
|
|
2021-03-03 13:49:18 -08:00
|
|
|
struct intel_batch_decode_bo buffer = ctx_get_bo(ctx, true, read_addr[i]);
|
2018-06-14 17:29:16 +01:00
|
|
|
if (!buffer.map) {
|
|
|
|
|
fprintf(ctx->fp, "constant buffer %d unavailable\n", i);
|
|
|
|
|
continue;
|
|
|
|
|
}
|
|
|
|
|
|
2018-05-02 09:43:27 -07:00
|
|
|
unsigned size = read_length[i] * 32;
|
|
|
|
|
fprintf(ctx->fp, "constant buffer %d, size %u\n", i, size);
|
2017-12-13 09:58:27 -08:00
|
|
|
|
2018-06-14 17:29:16 +01:00
|
|
|
ctx_print_buffer(ctx, buffer, size, 0, -1);
|
2018-05-02 09:43:27 -07:00
|
|
|
}
|
2017-12-13 09:58:27 -08:00
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
2019-08-31 14:02:15 -05:00
|
|
|
static void
|
2021-03-03 13:49:18 -08:00
|
|
|
decode_gen6_3dstate_binding_table_pointers(struct intel_batch_decode_ctx *ctx,
|
2019-08-31 14:02:15 -05:00
|
|
|
const uint32_t *p)
|
|
|
|
|
{
|
|
|
|
|
fprintf(ctx->fp, "VS Binding Table:\n");
|
|
|
|
|
dump_binding_table(ctx, p[1], -1);
|
|
|
|
|
|
|
|
|
|
fprintf(ctx->fp, "GS Binding Table:\n");
|
|
|
|
|
dump_binding_table(ctx, p[2], -1);
|
|
|
|
|
|
|
|
|
|
fprintf(ctx->fp, "PS Binding Table:\n");
|
|
|
|
|
dump_binding_table(ctx, p[3], -1);
|
|
|
|
|
}
|
|
|
|
|
|
2017-12-13 09:58:27 -08:00
|
|
|
static void
|
2021-03-03 13:49:18 -08:00
|
|
|
decode_3dstate_binding_table_pointers(struct intel_batch_decode_ctx *ctx,
|
2017-12-13 09:58:27 -08:00
|
|
|
const uint32_t *p)
|
|
|
|
|
{
|
|
|
|
|
dump_binding_table(ctx, p[1], -1);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static void
|
2021-03-03 13:49:18 -08:00
|
|
|
decode_3dstate_sampler_state_pointers(struct intel_batch_decode_ctx *ctx,
|
2017-12-13 09:58:27 -08:00
|
|
|
const uint32_t *p)
|
|
|
|
|
{
|
|
|
|
|
dump_samplers(ctx, p[1], -1);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static void
|
2021-03-03 13:49:18 -08:00
|
|
|
decode_3dstate_sampler_state_pointers_gen6(struct intel_batch_decode_ctx *ctx,
|
2017-12-13 09:58:27 -08:00
|
|
|
const uint32_t *p)
|
|
|
|
|
{
|
|
|
|
|
dump_samplers(ctx, p[1], -1);
|
|
|
|
|
dump_samplers(ctx, p[2], -1);
|
|
|
|
|
dump_samplers(ctx, p[3], -1);
|
|
|
|
|
}
|
|
|
|
|
|
2017-12-13 10:16:46 -08:00
|
|
|
static bool
|
|
|
|
|
str_ends_with(const char *str, const char *end)
|
|
|
|
|
{
|
|
|
|
|
int offset = strlen(str) - strlen(end);
|
|
|
|
|
if (offset < 0)
|
|
|
|
|
return false;
|
|
|
|
|
|
|
|
|
|
return strcmp(str + offset, end) == 0;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static void
|
2021-03-03 13:49:18 -08:00
|
|
|
decode_dynamic_state_pointers(struct intel_batch_decode_ctx *ctx,
|
2017-12-13 10:16:46 -08:00
|
|
|
const char *struct_type, const uint32_t *p,
|
|
|
|
|
int count)
|
|
|
|
|
{
|
2021-03-03 13:49:18 -08:00
|
|
|
struct intel_group *inst = intel_ctx_find_instruction(ctx, p);
|
2017-12-13 10:16:46 -08:00
|
|
|
|
intel/batch-decoder: fix uninitialized values warnings
Code assumes that all the necessary fields will exist, but compiler
doesn't know about this. Provide zero as default values, like in other
decoding functions.
Fixes warnings
../../src/intel/common/gen_batch_decoder.c: In function ‘handle_media_interface_descriptor_load’:
../../src/intel/common/gen_batch_decoder.c:347:7: warning: ‘binding_entry_count’ may be used uninitialized in this function [-Wmaybe-uninitialized]
dump_binding_table(ctx, binding_table_offset, binding_entry_count);
^~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
../../src/intel/common/gen_batch_decoder.c:347:7: warning: ‘binding_table_offset’ may be used uninitialized in this function [-Wmaybe-uninitialized]
../../src/intel/common/gen_batch_decoder.c:346:7: warning: ‘sampler_count’ may be used uninitialized in this function [-Wmaybe-uninitialized]
dump_samplers(ctx, sampler_offset, sampler_count);
^~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
../../src/intel/common/gen_batch_decoder.c:346:7: warning: ‘sampler_offset’ may be used uninitialized in this function [-Wmaybe-uninitialized]
../../src/intel/common/gen_batch_decoder.c:343:7: warning: ‘ksp’ may be used uninitialized in this function [-Wmaybe-uninitialized]
ctx_disassemble_program(ctx, ksp, "compute shader");
^~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
../../src/intel/common/gen_batch_decoder.c: In function ‘decode_dynamic_state_pointers’:
../../src/intel/common/gen_batch_decoder.c:663:54: warning: ‘state_offset’ may be used uninitialized in this function [-Wmaybe-uninitialized]
const uint32_t *state_map = ctx->dynamic_base.map + state_offset;
~~~~~~~~~~~~~~~~~~~~~~^~~~~~~~~~~~~~
../../src/intel/common/gen_batch_decoder.c: In function ‘gen_print_batch’:
../../src/intel/common/gen_batch_decoder.c:856:13: warning: ‘next_batch.map’ may be used uninitialized in this function [-Wmaybe-uninitialized]
if (next_batch.map == NULL) {
^
../../src/intel/common/gen_batch_decoder.c:860:13: warning: ‘next_batch.addr’ may be used uninitialized in this function [-Wmaybe-uninitialized]
gen_print_batch(ctx, next_batch.map, next_batch.size,
^~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
next_batch.addr);
~~~~~~~~~~~~~~~~
Reviewed-by: Anuj Phogat <anuj.phogat@gmail.com>
2018-07-16 14:17:38 -07:00
|
|
|
uint32_t state_offset = 0;
|
2017-12-13 10:16:46 -08:00
|
|
|
|
2021-03-03 13:49:18 -08:00
|
|
|
struct intel_field_iterator iter;
|
|
|
|
|
intel_field_iterator_init(&iter, inst, p, 0, false);
|
|
|
|
|
while (intel_field_iterator_next(&iter)) {
|
2017-12-13 10:16:46 -08:00
|
|
|
if (str_ends_with(iter.name, "Pointer")) {
|
|
|
|
|
state_offset = iter.raw_value;
|
|
|
|
|
break;
|
|
|
|
|
}
|
2018-05-01 22:12:56 +01:00
|
|
|
}
|
2017-12-13 10:16:46 -08:00
|
|
|
|
2018-07-25 10:23:04 -07:00
|
|
|
uint64_t state_addr = ctx->dynamic_base + state_offset;
|
2021-03-03 13:49:18 -08:00
|
|
|
struct intel_batch_decode_bo bo = ctx_get_bo(ctx, true, state_addr);
|
intel: Make the decoder handle STATE_BASE_ADDRESS not being a buffer.
Normally, i965 programs STATE_BASE_ADDRESS every batch, and puts all
state for a given base in a single buffer.
I'm working on a prototype which emits STATE_BASE_ADDRESS only once at
startup, where each base address is a fixed 4GB region of the PPGTT.
State may live in many buffers in that 4GB region, even if there isn't
a buffer located at the actual base address itself.
To handle this, we need to save the STATE_BASE_ADDRESS values across
multiple batches, rather than assuming we'll see the command each time.
Then, each time we see a pointer, we need to ask the driver for the BO
map for that data. (We can't just use the map for the base address, as
state may be in multiple buffers, and there may not even be a buffer
at the base address to map.)
v2: Fix things caught in review by Lionel:
- Drop bogus bind_bo.size check.
- Drop "get the BOs again" code - we just get the BOs as needed
- Add a message about interface descriptor data being unavailable
Reviewed-by: Lionel Landwerlin <lionel.g.landwerlin@intel.com>
2018-07-11 10:50:16 -07:00
|
|
|
const void *state_map = bo.map;
|
|
|
|
|
|
|
|
|
|
if (state_map == NULL) {
|
|
|
|
|
fprintf(ctx->fp, " dynamic %s state unavailable\n", struct_type);
|
|
|
|
|
return;
|
|
|
|
|
}
|
|
|
|
|
|
2021-03-03 13:49:18 -08:00
|
|
|
struct intel_group *state = intel_spec_find_struct(ctx->spec, struct_type);
|
2018-08-24 16:05:08 -05:00
|
|
|
if (strcmp(struct_type, "BLEND_STATE") == 0) {
|
|
|
|
|
/* Blend states are different from the others because they have a header
|
|
|
|
|
* struct called BLEND_STATE which is followed by a variable number of
|
|
|
|
|
* BLEND_STATE_ENTRY structs.
|
|
|
|
|
*/
|
|
|
|
|
fprintf(ctx->fp, "%s\n", struct_type);
|
|
|
|
|
ctx_print_group(ctx, state, state_addr, state_map);
|
|
|
|
|
|
|
|
|
|
state_addr += state->dw_length * 4;
|
|
|
|
|
state_map += state->dw_length * 4;
|
|
|
|
|
|
|
|
|
|
struct_type = "BLEND_STATE_ENTRY";
|
2021-03-03 13:49:18 -08:00
|
|
|
state = intel_spec_find_struct(ctx->spec, struct_type);
|
2018-08-24 16:05:08 -05:00
|
|
|
}
|
|
|
|
|
|
2019-10-02 15:09:33 -04:00
|
|
|
count = update_count(ctx, ctx->dynamic_base + state_offset,
|
|
|
|
|
ctx->dynamic_base, state->dw_length, count);
|
2019-05-22 18:11:50 -07:00
|
|
|
|
2017-12-13 10:16:46 -08:00
|
|
|
for (int i = 0; i < count; i++) {
|
|
|
|
|
fprintf(ctx->fp, "%s %d\n", struct_type, i);
|
2018-08-24 16:04:03 -05:00
|
|
|
ctx_print_group(ctx, state, state_addr, state_map);
|
2017-12-13 10:16:46 -08:00
|
|
|
|
|
|
|
|
state_addr += state->dw_length * 4;
|
2018-08-24 16:04:03 -05:00
|
|
|
state_map += state->dw_length * 4;
|
2017-12-13 10:16:46 -08:00
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static void
|
2021-03-03 13:49:18 -08:00
|
|
|
decode_3dstate_viewport_state_pointers_cc(struct intel_batch_decode_ctx *ctx,
|
2017-12-13 10:16:46 -08:00
|
|
|
const uint32_t *p)
|
|
|
|
|
{
|
|
|
|
|
decode_dynamic_state_pointers(ctx, "CC_VIEWPORT", p, 4);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static void
|
2021-03-03 13:49:18 -08:00
|
|
|
decode_3dstate_viewport_state_pointers_sf_clip(struct intel_batch_decode_ctx *ctx,
|
2017-12-13 10:16:46 -08:00
|
|
|
const uint32_t *p)
|
|
|
|
|
{
|
|
|
|
|
decode_dynamic_state_pointers(ctx, "SF_CLIP_VIEWPORT", p, 4);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static void
|
2021-03-03 13:49:18 -08:00
|
|
|
decode_3dstate_blend_state_pointers(struct intel_batch_decode_ctx *ctx,
|
2017-12-13 10:16:46 -08:00
|
|
|
const uint32_t *p)
|
|
|
|
|
{
|
|
|
|
|
decode_dynamic_state_pointers(ctx, "BLEND_STATE", p, 1);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static void
|
2021-03-03 13:49:18 -08:00
|
|
|
decode_3dstate_cc_state_pointers(struct intel_batch_decode_ctx *ctx,
|
2017-12-13 10:16:46 -08:00
|
|
|
const uint32_t *p)
|
|
|
|
|
{
|
|
|
|
|
decode_dynamic_state_pointers(ctx, "COLOR_CALC_STATE", p, 1);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static void
|
2021-03-03 13:49:18 -08:00
|
|
|
decode_3dstate_scissor_state_pointers(struct intel_batch_decode_ctx *ctx,
|
2017-12-13 10:16:46 -08:00
|
|
|
const uint32_t *p)
|
|
|
|
|
{
|
|
|
|
|
decode_dynamic_state_pointers(ctx, "SCISSOR_RECT", p, 1);
|
|
|
|
|
}
|
|
|
|
|
|
2019-07-19 15:30:56 -07:00
|
|
|
static void
|
2021-03-03 13:49:18 -08:00
|
|
|
decode_3dstate_slice_table_state_pointers(struct intel_batch_decode_ctx *ctx,
|
2019-07-19 15:30:56 -07:00
|
|
|
const uint32_t *p)
|
|
|
|
|
{
|
|
|
|
|
decode_dynamic_state_pointers(ctx, "SLICE_HASH_TABLE", p, 1);
|
|
|
|
|
}
|
|
|
|
|
|
2020-05-11 15:31:57 -05:00
|
|
|
static void
|
|
|
|
|
handle_gt_mode(struct intel_batch_decode_ctx *ctx,
|
|
|
|
|
uint32_t reg_addr, uint32_t val)
|
|
|
|
|
{
|
|
|
|
|
struct intel_group *reg = intel_spec_find_register(ctx->spec, reg_addr);
|
|
|
|
|
|
|
|
|
|
struct intel_field_iterator iter;
|
|
|
|
|
intel_field_iterator_init(&iter, reg, &val, 0, false);
|
|
|
|
|
|
|
|
|
|
uint32_t bt_alignment;
|
|
|
|
|
bool bt_alignment_mask = 0;
|
|
|
|
|
|
|
|
|
|
while (intel_field_iterator_next(&iter)) {
|
|
|
|
|
if (strcmp(iter.name, "Binding Table Alignment") == 0) {
|
|
|
|
|
bt_alignment = iter.raw_value;
|
|
|
|
|
} else if (strcmp(iter.name, "Binding Table Alignment Mask") == 0) {
|
|
|
|
|
bt_alignment_mask = iter.raw_value;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
if (bt_alignment_mask)
|
|
|
|
|
ctx->use_256B_binding_tables = bt_alignment;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
struct reg_handler {
|
|
|
|
|
const char *name;
|
|
|
|
|
void (*handler)(struct intel_batch_decode_ctx *ctx,
|
|
|
|
|
uint32_t reg_addr, uint32_t val);
|
|
|
|
|
} reg_handlers[] = {
|
|
|
|
|
{ "GT_MODE", handle_gt_mode }
|
|
|
|
|
};
|
|
|
|
|
|
2017-12-13 10:17:40 -08:00
|
|
|
static void
|
2021-03-03 13:49:18 -08:00
|
|
|
decode_load_register_imm(struct intel_batch_decode_ctx *ctx, const uint32_t *p)
|
2017-12-13 10:17:40 -08:00
|
|
|
{
|
2020-05-11 15:54:43 -05:00
|
|
|
struct intel_group *inst = intel_ctx_find_instruction(ctx, p);
|
|
|
|
|
const unsigned length = intel_group_get_length(inst, p);
|
|
|
|
|
assert(length & 1);
|
|
|
|
|
const unsigned nr_regs = (length - 1) / 2;
|
|
|
|
|
|
|
|
|
|
for (unsigned i = 0; i < nr_regs; i++) {
|
|
|
|
|
struct intel_group *reg = intel_spec_find_register(ctx->spec, p[i * 2 + 1]);
|
|
|
|
|
if (reg != NULL) {
|
|
|
|
|
fprintf(ctx->fp, "register %s (0x%x): 0x%x\n",
|
|
|
|
|
reg->name, reg->register_offset, p[2]);
|
|
|
|
|
ctx_print_group(ctx, reg, reg->register_offset, &p[2]);
|
2020-05-11 15:31:57 -05:00
|
|
|
|
|
|
|
|
for (unsigned i = 0; i < ARRAY_SIZE(reg_handlers); i++) {
|
|
|
|
|
if (strcmp(reg->name, reg_handlers[i].name) == 0)
|
|
|
|
|
reg_handlers[i].handler(ctx, p[1], p[2]);
|
|
|
|
|
}
|
2020-05-11 15:54:43 -05:00
|
|
|
}
|
2017-12-13 10:17:40 -08:00
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
2020-05-01 11:22:20 +10:00
|
|
|
static void
|
2021-03-03 13:49:18 -08:00
|
|
|
decode_vs_state(struct intel_batch_decode_ctx *ctx, uint32_t offset)
|
2020-05-01 11:22:20 +10:00
|
|
|
{
|
2021-03-03 13:49:18 -08:00
|
|
|
struct intel_group *strct =
|
|
|
|
|
intel_spec_find_struct(ctx->spec, "VS_STATE");
|
2020-05-01 11:22:20 +10:00
|
|
|
if (strct == NULL) {
|
|
|
|
|
fprintf(ctx->fp, "did not find VS_STATE info\n");
|
|
|
|
|
return;
|
|
|
|
|
}
|
|
|
|
|
|
2021-03-03 13:49:18 -08:00
|
|
|
struct intel_batch_decode_bo bind_bo =
|
2020-05-01 11:22:20 +10:00
|
|
|
ctx_get_bo(ctx, true, offset);
|
|
|
|
|
|
|
|
|
|
if (bind_bo.map == NULL) {
|
|
|
|
|
fprintf(ctx->fp, " vs state unavailable\n");
|
|
|
|
|
return;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
ctx_print_group(ctx, strct, offset, bind_bo.map);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
static void
|
2021-03-03 13:49:18 -08:00
|
|
|
decode_clip_state(struct intel_batch_decode_ctx *ctx, uint32_t offset)
|
2020-05-01 11:22:20 +10:00
|
|
|
{
|
2021-03-03 13:49:18 -08:00
|
|
|
struct intel_group *strct =
|
|
|
|
|
intel_spec_find_struct(ctx->spec, "CLIP_STATE");
|
2020-05-01 11:22:20 +10:00
|
|
|
if (strct == NULL) {
|
|
|
|
|
fprintf(ctx->fp, "did not find CLIP_STATE info\n");
|
|
|
|
|
return;
|
|
|
|
|
}
|
|
|
|
|
|
2021-03-03 13:49:18 -08:00
|
|
|
struct intel_batch_decode_bo bind_bo =
|
2020-05-01 11:22:20 +10:00
|
|
|
ctx_get_bo(ctx, true, offset);
|
|
|
|
|
|
|
|
|
|
if (bind_bo.map == NULL) {
|
|
|
|
|
fprintf(ctx->fp, " clip state unavailable\n");
|
|
|
|
|
return;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
ctx_print_group(ctx, strct, offset, bind_bo.map);
|
|
|
|
|
|
2021-03-03 13:49:18 -08:00
|
|
|
struct intel_group *vp_strct =
|
|
|
|
|
intel_spec_find_struct(ctx->spec, "CLIP_VIEWPORT");
|
2020-05-01 11:22:20 +10:00
|
|
|
if (vp_strct == NULL) {
|
|
|
|
|
fprintf(ctx->fp, "did not find CLIP_VIEWPORT info\n");
|
|
|
|
|
return;
|
|
|
|
|
}
|
|
|
|
|
uint32_t clip_vp_offset = ((uint32_t *)bind_bo.map)[6] & ~0x3;
|
2021-03-03 13:49:18 -08:00
|
|
|
struct intel_batch_decode_bo vp_bo =
|
2020-05-01 11:22:20 +10:00
|
|
|
ctx_get_bo(ctx, true, clip_vp_offset);
|
|
|
|
|
if (vp_bo.map == NULL) {
|
|
|
|
|
fprintf(ctx->fp, " clip vp state unavailable\n");
|
|
|
|
|
return;
|
|
|
|
|
}
|
|
|
|
|
ctx_print_group(ctx, vp_strct, clip_vp_offset, vp_bo.map);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static void
|
2021-03-03 13:49:18 -08:00
|
|
|
decode_sf_state(struct intel_batch_decode_ctx *ctx, uint32_t offset)
|
2020-05-01 11:22:20 +10:00
|
|
|
{
|
2021-03-03 13:49:18 -08:00
|
|
|
struct intel_group *strct =
|
|
|
|
|
intel_spec_find_struct(ctx->spec, "SF_STATE");
|
2020-05-01 11:22:20 +10:00
|
|
|
if (strct == NULL) {
|
|
|
|
|
fprintf(ctx->fp, "did not find SF_STATE info\n");
|
|
|
|
|
return;
|
|
|
|
|
}
|
|
|
|
|
|
2021-03-03 13:49:18 -08:00
|
|
|
struct intel_batch_decode_bo bind_bo =
|
2020-05-01 11:22:20 +10:00
|
|
|
ctx_get_bo(ctx, true, offset);
|
|
|
|
|
|
|
|
|
|
if (bind_bo.map == NULL) {
|
|
|
|
|
fprintf(ctx->fp, " sf state unavailable\n");
|
|
|
|
|
return;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
ctx_print_group(ctx, strct, offset, bind_bo.map);
|
|
|
|
|
|
2021-03-03 13:49:18 -08:00
|
|
|
struct intel_group *vp_strct =
|
|
|
|
|
intel_spec_find_struct(ctx->spec, "SF_VIEWPORT");
|
2020-05-01 11:22:20 +10:00
|
|
|
if (vp_strct == NULL) {
|
|
|
|
|
fprintf(ctx->fp, "did not find SF_VIEWPORT info\n");
|
|
|
|
|
return;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
uint32_t sf_vp_offset = ((uint32_t *)bind_bo.map)[5] & ~0x3;
|
2021-03-03 13:49:18 -08:00
|
|
|
struct intel_batch_decode_bo vp_bo =
|
2020-05-01 11:22:20 +10:00
|
|
|
ctx_get_bo(ctx, true, sf_vp_offset);
|
|
|
|
|
if (vp_bo.map == NULL) {
|
|
|
|
|
fprintf(ctx->fp, " sf vp state unavailable\n");
|
|
|
|
|
return;
|
|
|
|
|
}
|
|
|
|
|
ctx_print_group(ctx, vp_strct, sf_vp_offset, vp_bo.map);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static void
|
2021-03-03 13:49:18 -08:00
|
|
|
decode_wm_state(struct intel_batch_decode_ctx *ctx, uint32_t offset)
|
2020-05-01 11:22:20 +10:00
|
|
|
{
|
2021-03-03 13:49:18 -08:00
|
|
|
struct intel_group *strct =
|
|
|
|
|
intel_spec_find_struct(ctx->spec, "WM_STATE");
|
2020-05-01 11:22:20 +10:00
|
|
|
if (strct == NULL) {
|
|
|
|
|
fprintf(ctx->fp, "did not find WM_STATE info\n");
|
|
|
|
|
return;
|
|
|
|
|
}
|
|
|
|
|
|
2021-03-03 13:49:18 -08:00
|
|
|
struct intel_batch_decode_bo bind_bo =
|
2020-05-01 11:22:20 +10:00
|
|
|
ctx_get_bo(ctx, true, offset);
|
|
|
|
|
|
|
|
|
|
if (bind_bo.map == NULL) {
|
|
|
|
|
fprintf(ctx->fp, " wm state unavailable\n");
|
|
|
|
|
return;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
ctx_print_group(ctx, strct, offset, bind_bo.map);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static void
|
2021-03-03 13:49:18 -08:00
|
|
|
decode_cc_state(struct intel_batch_decode_ctx *ctx, uint32_t offset)
|
2020-05-01 11:22:20 +10:00
|
|
|
{
|
2021-03-03 13:49:18 -08:00
|
|
|
struct intel_group *strct =
|
|
|
|
|
intel_spec_find_struct(ctx->spec, "COLOR_CALC_STATE");
|
2020-05-01 11:22:20 +10:00
|
|
|
if (strct == NULL) {
|
|
|
|
|
fprintf(ctx->fp, "did not find COLOR_CALC_STATE info\n");
|
|
|
|
|
return;
|
|
|
|
|
}
|
|
|
|
|
|
2021-03-03 13:49:18 -08:00
|
|
|
struct intel_batch_decode_bo bind_bo =
|
2020-05-01 11:22:20 +10:00
|
|
|
ctx_get_bo(ctx, true, offset);
|
|
|
|
|
|
|
|
|
|
if (bind_bo.map == NULL) {
|
|
|
|
|
fprintf(ctx->fp, " cc state unavailable\n");
|
|
|
|
|
return;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
ctx_print_group(ctx, strct, offset, bind_bo.map);
|
|
|
|
|
|
2021-03-03 13:49:18 -08:00
|
|
|
struct intel_group *vp_strct =
|
|
|
|
|
intel_spec_find_struct(ctx->spec, "CC_VIEWPORT");
|
2020-05-01 11:22:20 +10:00
|
|
|
if (vp_strct == NULL) {
|
|
|
|
|
fprintf(ctx->fp, "did not find CC_VIEWPORT info\n");
|
|
|
|
|
return;
|
|
|
|
|
}
|
|
|
|
|
uint32_t cc_vp_offset = ((uint32_t *)bind_bo.map)[4] & ~0x3;
|
2021-03-03 13:49:18 -08:00
|
|
|
struct intel_batch_decode_bo vp_bo =
|
2020-05-01 11:22:20 +10:00
|
|
|
ctx_get_bo(ctx, true, cc_vp_offset);
|
|
|
|
|
if (vp_bo.map == NULL) {
|
|
|
|
|
fprintf(ctx->fp, " cc vp state unavailable\n");
|
|
|
|
|
return;
|
|
|
|
|
}
|
|
|
|
|
ctx_print_group(ctx, vp_strct, cc_vp_offset, vp_bo.map);
|
|
|
|
|
}
|
|
|
|
|
static void
|
2021-03-03 13:49:18 -08:00
|
|
|
decode_pipelined_pointers(struct intel_batch_decode_ctx *ctx, const uint32_t *p)
|
2020-05-01 11:22:20 +10:00
|
|
|
{
|
|
|
|
|
fprintf(ctx->fp, "VS State Table:\n");
|
|
|
|
|
decode_vs_state(ctx, p[1]);
|
|
|
|
|
fprintf(ctx->fp, "Clip State Table:\n");
|
|
|
|
|
decode_clip_state(ctx, p[3] & ~1);
|
|
|
|
|
fprintf(ctx->fp, "SF State Table:\n");
|
|
|
|
|
decode_sf_state(ctx, p[4]);
|
|
|
|
|
fprintf(ctx->fp, "WM State Table:\n");
|
|
|
|
|
decode_wm_state(ctx, p[5]);
|
|
|
|
|
fprintf(ctx->fp, "CC State Table:\n");
|
|
|
|
|
decode_cc_state(ctx, p[6]);
|
|
|
|
|
}
|
|
|
|
|
|
2017-12-13 00:10:12 -08:00
|
|
|
struct custom_decoder {
|
|
|
|
|
const char *cmd_name;
|
2021-03-03 13:49:18 -08:00
|
|
|
void (*decode)(struct intel_batch_decode_ctx *ctx, const uint32_t *p);
|
2017-12-13 00:10:12 -08:00
|
|
|
} custom_decoders[] = {
|
|
|
|
|
{ "STATE_BASE_ADDRESS", handle_state_base_address },
|
2020-05-11 12:42:39 -05:00
|
|
|
{ "3DSTATE_BINDING_TABLE_POOL_ALLOC", handle_binding_table_pool_alloc },
|
2017-12-13 08:01:03 -08:00
|
|
|
{ "MEDIA_INTERFACE_DESCRIPTOR_LOAD", handle_media_interface_descriptor_load },
|
2020-06-15 17:33:54 -05:00
|
|
|
{ "COMPUTE_WALKER", handle_compute_walker },
|
2017-12-13 09:19:57 -08:00
|
|
|
{ "3DSTATE_VERTEX_BUFFERS", handle_3dstate_vertex_buffers },
|
|
|
|
|
{ "3DSTATE_INDEX_BUFFER", handle_3dstate_index_buffer },
|
2017-12-13 09:46:39 -08:00
|
|
|
{ "3DSTATE_VS", decode_single_ksp },
|
|
|
|
|
{ "3DSTATE_GS", decode_single_ksp },
|
|
|
|
|
{ "3DSTATE_DS", decode_single_ksp },
|
|
|
|
|
{ "3DSTATE_HS", decode_single_ksp },
|
|
|
|
|
{ "3DSTATE_PS", decode_ps_kernels },
|
2019-08-31 14:11:49 -05:00
|
|
|
{ "3DSTATE_WM", decode_ps_kernels },
|
2017-12-13 09:58:27 -08:00
|
|
|
{ "3DSTATE_CONSTANT_VS", decode_3dstate_constant },
|
|
|
|
|
{ "3DSTATE_CONSTANT_GS", decode_3dstate_constant },
|
|
|
|
|
{ "3DSTATE_CONSTANT_PS", decode_3dstate_constant },
|
|
|
|
|
{ "3DSTATE_CONSTANT_HS", decode_3dstate_constant },
|
|
|
|
|
{ "3DSTATE_CONSTANT_DS", decode_3dstate_constant },
|
2018-06-13 09:49:07 -07:00
|
|
|
{ "3DSTATE_CONSTANT_ALL", decode_3dstate_constant_all },
|
2017-12-13 09:58:27 -08:00
|
|
|
|
2019-08-31 14:02:15 -05:00
|
|
|
{ "3DSTATE_BINDING_TABLE_POINTERS", decode_gen6_3dstate_binding_table_pointers },
|
2017-12-13 09:58:27 -08:00
|
|
|
{ "3DSTATE_BINDING_TABLE_POINTERS_VS", decode_3dstate_binding_table_pointers },
|
|
|
|
|
{ "3DSTATE_BINDING_TABLE_POINTERS_HS", decode_3dstate_binding_table_pointers },
|
|
|
|
|
{ "3DSTATE_BINDING_TABLE_POINTERS_DS", decode_3dstate_binding_table_pointers },
|
|
|
|
|
{ "3DSTATE_BINDING_TABLE_POINTERS_GS", decode_3dstate_binding_table_pointers },
|
|
|
|
|
{ "3DSTATE_BINDING_TABLE_POINTERS_PS", decode_3dstate_binding_table_pointers },
|
|
|
|
|
|
|
|
|
|
{ "3DSTATE_SAMPLER_STATE_POINTERS_VS", decode_3dstate_sampler_state_pointers },
|
|
|
|
|
{ "3DSTATE_SAMPLER_STATE_POINTERS_HS", decode_3dstate_sampler_state_pointers },
|
|
|
|
|
{ "3DSTATE_SAMPLER_STATE_POINTERS_DS", decode_3dstate_sampler_state_pointers },
|
|
|
|
|
{ "3DSTATE_SAMPLER_STATE_POINTERS_GS", decode_3dstate_sampler_state_pointers },
|
|
|
|
|
{ "3DSTATE_SAMPLER_STATE_POINTERS_PS", decode_3dstate_sampler_state_pointers },
|
|
|
|
|
{ "3DSTATE_SAMPLER_STATE_POINTERS", decode_3dstate_sampler_state_pointers_gen6 },
|
2017-12-13 10:16:46 -08:00
|
|
|
|
|
|
|
|
{ "3DSTATE_VIEWPORT_STATE_POINTERS_CC", decode_3dstate_viewport_state_pointers_cc },
|
|
|
|
|
{ "3DSTATE_VIEWPORT_STATE_POINTERS_SF_CLIP", decode_3dstate_viewport_state_pointers_sf_clip },
|
|
|
|
|
{ "3DSTATE_BLEND_STATE_POINTERS", decode_3dstate_blend_state_pointers },
|
|
|
|
|
{ "3DSTATE_CC_STATE_POINTERS", decode_3dstate_cc_state_pointers },
|
|
|
|
|
{ "3DSTATE_SCISSOR_STATE_POINTERS", decode_3dstate_scissor_state_pointers },
|
2019-07-19 15:30:56 -07:00
|
|
|
{ "3DSTATE_SLICE_TABLE_STATE_POINTERS", decode_3dstate_slice_table_state_pointers },
|
2020-05-01 11:22:20 +10:00
|
|
|
{ "MI_LOAD_REGISTER_IMM", decode_load_register_imm },
|
|
|
|
|
{ "3DSTATE_PIPELINED_POINTERS", decode_pipelined_pointers }
|
2017-12-13 00:10:12 -08:00
|
|
|
};
|
|
|
|
|
|
|
|
|
|
void
|
2021-03-03 13:49:18 -08:00
|
|
|
intel_print_batch(struct intel_batch_decode_ctx *ctx,
|
2021-03-09 09:44:02 -08:00
|
|
|
const uint32_t *batch, uint32_t batch_size,
|
|
|
|
|
uint64_t batch_addr, bool from_ring)
|
2017-12-13 00:10:12 -08:00
|
|
|
{
|
2018-10-23 01:39:39 +01:00
|
|
|
const uint32_t *p, *end = batch + batch_size / sizeof(uint32_t);
|
2017-12-13 00:10:12 -08:00
|
|
|
int length;
|
2021-03-03 13:49:18 -08:00
|
|
|
struct intel_group *inst;
|
2021-03-03 13:58:15 -08:00
|
|
|
const char *reset_color = ctx->flags & INTEL_BATCH_DECODE_IN_COLOR ? NORMAL : "";
|
2018-09-04 15:45:32 +01:00
|
|
|
|
|
|
|
|
if (ctx->n_batch_buffer_start >= 100) {
|
|
|
|
|
fprintf(ctx->fp, "%s0x%08"PRIx64": Max batch buffer jumps exceeded%s\n",
|
2021-03-03 13:58:15 -08:00
|
|
|
(ctx->flags & INTEL_BATCH_DECODE_IN_COLOR) ? RED_COLOR : "",
|
|
|
|
|
(ctx->flags & INTEL_BATCH_DECODE_OFFSETS) ? batch_addr : 0,
|
2018-09-04 15:45:32 +01:00
|
|
|
reset_color);
|
|
|
|
|
return;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
ctx->n_batch_buffer_start++;
|
2017-12-13 00:10:12 -08:00
|
|
|
|
|
|
|
|
for (p = batch; p < end; p += length) {
|
2021-03-03 13:49:18 -08:00
|
|
|
inst = intel_ctx_find_instruction(ctx, p);
|
|
|
|
|
length = intel_group_get_length(inst, p);
|
2017-12-13 00:10:12 -08:00
|
|
|
assert(inst == NULL || length > 0);
|
|
|
|
|
length = MAX2(1, length);
|
2018-04-07 01:15:55 +01:00
|
|
|
|
|
|
|
|
uint64_t offset;
|
2021-03-03 13:58:15 -08:00
|
|
|
if (ctx->flags & INTEL_BATCH_DECODE_OFFSETS)
|
2018-04-07 01:15:55 +01:00
|
|
|
offset = batch_addr + ((char *)p - (char *)batch);
|
|
|
|
|
else
|
|
|
|
|
offset = 0;
|
|
|
|
|
|
2017-12-13 00:10:12 -08:00
|
|
|
if (inst == NULL) {
|
2018-04-07 01:15:55 +01:00
|
|
|
fprintf(ctx->fp, "%s0x%08"PRIx64": unknown instruction %08x%s\n",
|
2021-03-03 13:58:15 -08:00
|
|
|
(ctx->flags & INTEL_BATCH_DECODE_IN_COLOR) ? RED_COLOR : "",
|
2018-04-07 01:15:55 +01:00
|
|
|
offset, p[0], reset_color);
|
2021-03-03 08:54:12 +08:00
|
|
|
|
|
|
|
|
for (int i=1; i < length; i++) {
|
|
|
|
|
fprintf(ctx->fp, "%s0x%08"PRIx64": -- %08x%s\n",
|
2021-03-03 13:58:15 -08:00
|
|
|
(ctx->flags & INTEL_BATCH_DECODE_IN_COLOR) ? RED_COLOR : "",
|
2021-03-03 08:54:12 +08:00
|
|
|
offset + i * 4, p[i], reset_color);
|
|
|
|
|
}
|
|
|
|
|
|
2017-12-13 00:10:12 -08:00
|
|
|
continue;
|
|
|
|
|
}
|
|
|
|
|
|
2018-04-07 01:15:55 +01:00
|
|
|
const char *color;
|
2021-03-03 13:49:18 -08:00
|
|
|
const char *inst_name = intel_group_get_name(inst);
|
2021-03-03 13:58:15 -08:00
|
|
|
if (ctx->flags & INTEL_BATCH_DECODE_IN_COLOR) {
|
2017-12-13 00:10:12 -08:00
|
|
|
reset_color = NORMAL;
|
2021-03-03 13:58:15 -08:00
|
|
|
if (ctx->flags & INTEL_BATCH_DECODE_FULL) {
|
2017-12-13 00:10:12 -08:00
|
|
|
if (strcmp(inst_name, "MI_BATCH_BUFFER_START") == 0 ||
|
|
|
|
|
strcmp(inst_name, "MI_BATCH_BUFFER_END") == 0)
|
|
|
|
|
color = GREEN_HEADER;
|
|
|
|
|
else
|
|
|
|
|
color = BLUE_HEADER;
|
|
|
|
|
} else {
|
|
|
|
|
color = NORMAL;
|
|
|
|
|
}
|
|
|
|
|
} else {
|
|
|
|
|
color = "";
|
|
|
|
|
reset_color = "";
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
fprintf(ctx->fp, "%s0x%08"PRIx64": 0x%08x: %-80s%s\n",
|
|
|
|
|
color, offset, p[0], inst_name, reset_color);
|
|
|
|
|
|
2021-03-03 13:58:15 -08:00
|
|
|
if (ctx->flags & INTEL_BATCH_DECODE_FULL) {
|
2017-12-13 00:10:12 -08:00
|
|
|
ctx_print_group(ctx, inst, offset, p);
|
|
|
|
|
|
2018-08-16 15:37:22 +01:00
|
|
|
for (int i = 0; i < ARRAY_SIZE(custom_decoders); i++) {
|
2017-12-13 00:10:12 -08:00
|
|
|
if (strcmp(inst_name, custom_decoders[i].cmd_name) == 0) {
|
|
|
|
|
custom_decoders[i].decode(ctx, p);
|
|
|
|
|
break;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
if (strcmp(inst_name, "MI_BATCH_BUFFER_START") == 0) {
|
2019-03-08 08:49:44 -07:00
|
|
|
uint64_t next_batch_addr = 0;
|
2018-08-26 13:52:47 +01:00
|
|
|
bool ppgtt = false;
|
2019-03-08 08:49:44 -07:00
|
|
|
bool second_level = false;
|
2021-02-24 00:28:17 -06:00
|
|
|
bool predicate = false;
|
2021-03-03 13:49:18 -08:00
|
|
|
struct intel_field_iterator iter;
|
|
|
|
|
intel_field_iterator_init(&iter, inst, p, 0, false);
|
|
|
|
|
while (intel_field_iterator_next(&iter)) {
|
2017-12-13 00:10:12 -08:00
|
|
|
if (strcmp(iter.name, "Batch Buffer Start Address") == 0) {
|
2018-08-26 13:52:47 +01:00
|
|
|
next_batch_addr = iter.raw_value;
|
2017-12-13 00:10:12 -08:00
|
|
|
} else if (strcmp(iter.name, "Second Level Batch Buffer") == 0) {
|
|
|
|
|
second_level = iter.raw_value;
|
2018-08-26 13:52:47 +01:00
|
|
|
} else if (strcmp(iter.name, "Address Space Indicator") == 0) {
|
|
|
|
|
ppgtt = iter.raw_value;
|
2021-02-24 00:28:17 -06:00
|
|
|
} else if (strcmp(iter.name, "Predication Enable") == 0) {
|
|
|
|
|
predicate = iter.raw_value;
|
2017-12-13 00:10:12 -08:00
|
|
|
}
|
2018-05-01 22:12:56 +01:00
|
|
|
}
|
2017-12-13 00:10:12 -08:00
|
|
|
|
2021-02-24 00:28:17 -06:00
|
|
|
if (!predicate) {
|
2021-03-03 13:49:18 -08:00
|
|
|
struct intel_batch_decode_bo next_batch = ctx_get_bo(ctx, ppgtt, next_batch_addr);
|
2018-08-26 13:52:47 +01:00
|
|
|
|
2021-02-24 00:28:17 -06:00
|
|
|
if (next_batch.map == NULL) {
|
|
|
|
|
fprintf(ctx->fp, "Secondary batch at 0x%08"PRIx64" unavailable\n",
|
|
|
|
|
next_batch_addr);
|
|
|
|
|
} else {
|
2021-03-03 13:49:18 -08:00
|
|
|
intel_print_batch(ctx, next_batch.map, next_batch.size,
|
2021-03-09 09:44:02 -08:00
|
|
|
next_batch.addr, false);
|
2021-02-24 00:28:17 -06:00
|
|
|
}
|
|
|
|
|
if (second_level) {
|
|
|
|
|
/* MI_BATCH_BUFFER_START with "2nd Level Batch Buffer" set acts
|
|
|
|
|
* like a subroutine call. Commands that come afterwards get
|
|
|
|
|
* processed once the 2nd level batch buffer returns with
|
|
|
|
|
* MI_BATCH_BUFFER_END.
|
|
|
|
|
*/
|
|
|
|
|
continue;
|
|
|
|
|
} else if (!from_ring) {
|
|
|
|
|
/* MI_BATCH_BUFFER_START with "2nd Level Batch Buffer" unset acts
|
|
|
|
|
* like a goto. Nothing after it will ever get processed. In
|
|
|
|
|
* order to prevent the recursion from growing, we just reset the
|
|
|
|
|
* loop and continue;
|
|
|
|
|
*/
|
|
|
|
|
break;
|
|
|
|
|
}
|
2017-12-13 00:10:12 -08:00
|
|
|
}
|
|
|
|
|
} else if (strcmp(inst_name, "MI_BATCH_BUFFER_END") == 0) {
|
|
|
|
|
break;
|
|
|
|
|
}
|
|
|
|
|
}
|
2018-09-04 15:45:32 +01:00
|
|
|
|
|
|
|
|
ctx->n_batch_buffer_start--;
|
2017-12-13 00:10:12 -08:00
|
|
|
}
|