2019-09-17 13:22:17 +02:00
|
|
|
/*
|
|
|
|
|
* Copyright © 2018 Valve Corporation
|
|
|
|
|
*
|
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
|
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
|
|
|
* to deal in the Software without restriction, including without limitation
|
|
|
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
|
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
|
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
|
|
|
*
|
|
|
|
|
* The above copyright notice and this permission notice (including the next
|
|
|
|
|
* paragraph) shall be included in all copies or substantial portions of the
|
|
|
|
|
* Software.
|
|
|
|
|
*
|
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
|
|
|
|
|
* FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
|
|
|
|
|
* IN THE SOFTWARE.
|
|
|
|
|
*
|
|
|
|
|
*/
|
|
|
|
|
|
2020-09-03 12:36:58 +02:00
|
|
|
#include "aco_instruction_selection.h"
|
2019-09-17 13:22:17 +02:00
|
|
|
#include "vulkan/radv_descriptor_set.h"
|
2020-09-03 12:36:58 +02:00
|
|
|
#include "vulkan/radv_shader.h"
|
|
|
|
|
#include "nir_control_flow.h"
|
2019-09-17 13:22:17 +02:00
|
|
|
#include "sid.h"
|
|
|
|
|
#include "ac_exp_param.h"
|
|
|
|
|
|
|
|
|
|
namespace aco {
|
|
|
|
|
|
2020-09-03 12:36:58 +02:00
|
|
|
namespace {
|
2019-11-13 13:30:52 +01:00
|
|
|
|
|
|
|
|
unsigned get_interp_input(nir_intrinsic_op intrin, enum glsl_interp_mode interp)
|
2019-09-17 13:22:17 +02:00
|
|
|
{
|
|
|
|
|
switch (interp) {
|
|
|
|
|
case INTERP_MODE_SMOOTH:
|
|
|
|
|
case INTERP_MODE_NONE:
|
|
|
|
|
if (intrin == nir_intrinsic_load_barycentric_pixel ||
|
|
|
|
|
intrin == nir_intrinsic_load_barycentric_at_sample ||
|
|
|
|
|
intrin == nir_intrinsic_load_barycentric_at_offset)
|
2019-11-13 13:30:52 +01:00
|
|
|
return S_0286CC_PERSP_CENTER_ENA(1);
|
2019-09-17 13:22:17 +02:00
|
|
|
else if (intrin == nir_intrinsic_load_barycentric_centroid)
|
2019-11-13 13:30:52 +01:00
|
|
|
return S_0286CC_PERSP_CENTROID_ENA(1);
|
2019-09-17 13:22:17 +02:00
|
|
|
else if (intrin == nir_intrinsic_load_barycentric_sample)
|
2019-11-13 13:30:52 +01:00
|
|
|
return S_0286CC_PERSP_SAMPLE_ENA(1);
|
2019-09-17 13:22:17 +02:00
|
|
|
break;
|
|
|
|
|
case INTERP_MODE_NOPERSPECTIVE:
|
|
|
|
|
if (intrin == nir_intrinsic_load_barycentric_pixel)
|
2019-11-13 13:30:52 +01:00
|
|
|
return S_0286CC_LINEAR_CENTER_ENA(1);
|
2019-09-17 13:22:17 +02:00
|
|
|
else if (intrin == nir_intrinsic_load_barycentric_centroid)
|
2019-11-13 13:30:52 +01:00
|
|
|
return S_0286CC_LINEAR_CENTROID_ENA(1);
|
2019-09-17 13:22:17 +02:00
|
|
|
else if (intrin == nir_intrinsic_load_barycentric_sample)
|
2019-11-13 13:30:52 +01:00
|
|
|
return S_0286CC_LINEAR_SAMPLE_ENA(1);
|
2019-09-17 13:22:17 +02:00
|
|
|
break;
|
|
|
|
|
default:
|
|
|
|
|
break;
|
|
|
|
|
}
|
2019-11-13 13:30:52 +01:00
|
|
|
return 0;
|
2019-09-17 13:22:17 +02:00
|
|
|
}
|
|
|
|
|
|
2021-03-24 14:54:09 +00:00
|
|
|
bool is_loop_header_block(nir_block *block)
|
|
|
|
|
{
|
|
|
|
|
return block->cf_node.parent->type == nir_cf_node_loop &&
|
|
|
|
|
block == nir_loop_first_block(nir_cf_node_as_loop(block->cf_node.parent));
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* similar to nir_block_is_unreachable(), but does not require dominance information */
|
|
|
|
|
bool
|
|
|
|
|
is_block_reachable(nir_function_impl *impl, nir_block *known_reachable, nir_block *block)
|
|
|
|
|
{
|
|
|
|
|
if (block == nir_start_block(impl) || block == known_reachable)
|
|
|
|
|
return true;
|
|
|
|
|
|
|
|
|
|
/* skip loop back-edges */
|
|
|
|
|
if (is_loop_header_block(block)) {
|
|
|
|
|
nir_loop *loop = nir_cf_node_as_loop(block->cf_node.parent);
|
|
|
|
|
nir_block *preheader = nir_block_cf_tree_prev(nir_loop_first_block(loop));
|
|
|
|
|
return is_block_reachable(impl, known_reachable, preheader);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
set_foreach(block->predecessors, entry) {
|
|
|
|
|
if (is_block_reachable(impl, known_reachable, (nir_block *)entry->key))
|
|
|
|
|
return true;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
return false;
|
|
|
|
|
}
|
|
|
|
|
|
2021-05-28 22:08:45 +02:00
|
|
|
bool
|
|
|
|
|
only_used_by_readlane_or_phi(nir_dest *dest)
|
|
|
|
|
{
|
|
|
|
|
nir_src *src = list_first_entry(&dest->ssa.uses, nir_src, use_link);
|
|
|
|
|
|
|
|
|
|
switch (src->parent_instr->type) {
|
|
|
|
|
case nir_instr_type_alu: {
|
|
|
|
|
nir_alu_instr *alu = nir_instr_as_alu(src->parent_instr);
|
|
|
|
|
if (alu->op == nir_op_unpack_64_2x32_split_x || alu->op == nir_op_unpack_64_2x32_split_y)
|
|
|
|
|
return only_used_by_readlane_or_phi(&alu->dest.dest);
|
|
|
|
|
return false;
|
|
|
|
|
}
|
|
|
|
|
case nir_instr_type_intrinsic: {
|
|
|
|
|
nir_intrinsic_instr *intrin = nir_instr_as_intrinsic(src->parent_instr);
|
|
|
|
|
return intrin->intrinsic == nir_intrinsic_read_invocation ||
|
|
|
|
|
intrin->intrinsic == nir_intrinsic_read_first_invocation ||
|
|
|
|
|
intrin->intrinsic == nir_intrinsic_lane_permute_16_amd;
|
|
|
|
|
}
|
|
|
|
|
case nir_instr_type_phi:
|
|
|
|
|
return only_used_by_readlane_or_phi(&nir_instr_as_phi(src->parent_instr)->dest);
|
|
|
|
|
default:
|
|
|
|
|
return false;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
2020-02-26 13:35:26 +00:00
|
|
|
/* If one side of a divergent IF ends in a branch and the other doesn't, we
|
|
|
|
|
* might have to emit the contents of the side without the branch at the merge
|
|
|
|
|
* block instead. This is so that we can use any SGPR live-out of the side
|
|
|
|
|
* without the branch without creating a linear phi in the invert or merge block. */
|
|
|
|
|
bool
|
2019-10-15 14:48:10 -05:00
|
|
|
sanitize_if(nir_function_impl *impl, nir_if *nif)
|
2020-02-26 13:35:26 +00:00
|
|
|
{
|
2020-04-06 11:47:18 +01:00
|
|
|
//TODO: skip this if the condition is uniform and there are no divergent breaks/continues?
|
2020-02-26 13:35:26 +00:00
|
|
|
|
|
|
|
|
nir_block *then_block = nir_if_last_then_block(nif);
|
|
|
|
|
nir_block *else_block = nir_if_last_else_block(nif);
|
2021-03-24 14:54:09 +00:00
|
|
|
bool then_jump = nir_block_ends_in_jump(then_block) ||
|
|
|
|
|
!is_block_reachable(impl, nir_if_first_then_block(nif), then_block);
|
|
|
|
|
bool else_jump = nir_block_ends_in_jump(else_block) ||
|
|
|
|
|
!is_block_reachable(impl, nir_if_first_else_block(nif), else_block);
|
2020-02-26 13:35:26 +00:00
|
|
|
if (then_jump == else_jump)
|
|
|
|
|
return false;
|
|
|
|
|
|
|
|
|
|
/* If the continue from block is empty then return as there is nothing to
|
|
|
|
|
* move.
|
|
|
|
|
*/
|
|
|
|
|
if (nir_cf_list_is_empty_block(else_jump ? &nif->then_list : &nif->else_list))
|
|
|
|
|
return false;
|
|
|
|
|
|
|
|
|
|
/* Even though this if statement has a jump on one side, we may still have
|
|
|
|
|
* phis afterwards. Single-source phis can be produced by loop unrolling
|
|
|
|
|
* or dead control-flow passes and are perfectly legal. Run a quick phi
|
|
|
|
|
* removal on the block after the if to clean up any such phis.
|
|
|
|
|
*/
|
|
|
|
|
nir_opt_remove_phis_block(nir_cf_node_as_block(nir_cf_node_next(&nif->cf_node)));
|
|
|
|
|
|
|
|
|
|
/* Finally, move the continue from branch after the if-statement. */
|
|
|
|
|
nir_block *last_continue_from_blk = else_jump ? then_block : else_block;
|
|
|
|
|
nir_block *first_continue_from_blk = else_jump ?
|
|
|
|
|
nir_if_first_then_block(nif) : nir_if_first_else_block(nif);
|
|
|
|
|
|
|
|
|
|
nir_cf_list tmp;
|
|
|
|
|
nir_cf_extract(&tmp, nir_before_block(first_continue_from_blk),
|
|
|
|
|
nir_after_block(last_continue_from_blk));
|
|
|
|
|
nir_cf_reinsert(&tmp, nir_after_cf_node(&nif->cf_node));
|
|
|
|
|
|
|
|
|
|
return true;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
bool
|
2019-10-15 14:48:10 -05:00
|
|
|
sanitize_cf_list(nir_function_impl *impl, struct exec_list *cf_list)
|
2020-02-26 13:35:26 +00:00
|
|
|
{
|
|
|
|
|
bool progress = false;
|
|
|
|
|
foreach_list_typed(nir_cf_node, cf_node, node, cf_list) {
|
|
|
|
|
switch (cf_node->type) {
|
|
|
|
|
case nir_cf_node_block:
|
|
|
|
|
break;
|
|
|
|
|
case nir_cf_node_if: {
|
|
|
|
|
nir_if *nif = nir_cf_node_as_if(cf_node);
|
2019-10-15 14:48:10 -05:00
|
|
|
progress |= sanitize_cf_list(impl, &nif->then_list);
|
|
|
|
|
progress |= sanitize_cf_list(impl, &nif->else_list);
|
|
|
|
|
progress |= sanitize_if(impl, nif);
|
2020-02-26 13:35:26 +00:00
|
|
|
break;
|
|
|
|
|
}
|
|
|
|
|
case nir_cf_node_loop: {
|
|
|
|
|
nir_loop *loop = nir_cf_node_as_loop(cf_node);
|
2019-10-15 14:48:10 -05:00
|
|
|
progress |= sanitize_cf_list(impl, &loop->body);
|
2020-02-26 13:35:26 +00:00
|
|
|
break;
|
|
|
|
|
}
|
|
|
|
|
case nir_cf_node_function:
|
|
|
|
|
unreachable("Invalid cf type");
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
return progress;
|
|
|
|
|
}
|
|
|
|
|
|
2020-05-22 17:55:15 +01:00
|
|
|
void fill_desc_set_info(isel_context *ctx, nir_function_impl *impl)
|
|
|
|
|
{
|
|
|
|
|
radv_pipeline_layout *pipeline_layout = ctx->options->layout;
|
|
|
|
|
|
|
|
|
|
unsigned resource_flag_count = 1; /* +1 to reserve flags[0] for aliased resources */
|
|
|
|
|
for (unsigned i = 0; i < pipeline_layout->num_sets; i++) {
|
|
|
|
|
radv_descriptor_set_layout *layout = pipeline_layout->set[i].layout;
|
|
|
|
|
ctx->resource_flag_offsets[i] = resource_flag_count;
|
|
|
|
|
resource_flag_count += layout->binding_count;
|
|
|
|
|
}
|
|
|
|
|
ctx->buffer_resource_flags = std::vector<uint8_t>(resource_flag_count);
|
|
|
|
|
|
2020-07-21 11:57:21 -05:00
|
|
|
nir_foreach_variable_with_modes(var, impl->function->shader, nir_var_mem_ssbo) {
|
|
|
|
|
if (var->data.access & ACCESS_RESTRICT) {
|
2020-05-22 17:55:15 +01:00
|
|
|
uint32_t offset = ctx->resource_flag_offsets[var->data.descriptor_set];
|
|
|
|
|
ctx->buffer_resource_flags[offset + var->data.binding] |= buffer_is_restrict;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
nir_foreach_block(block, impl) {
|
|
|
|
|
nir_foreach_instr(instr, block) {
|
|
|
|
|
if (instr->type != nir_instr_type_intrinsic)
|
|
|
|
|
continue;
|
|
|
|
|
nir_intrinsic_instr *intrin = nir_instr_as_intrinsic(instr);
|
2020-08-20 14:01:36 +01:00
|
|
|
if (!nir_intrinsic_has_access(intrin))
|
2020-05-22 17:55:15 +01:00
|
|
|
continue;
|
|
|
|
|
|
|
|
|
|
nir_ssa_def *res = NULL;
|
|
|
|
|
unsigned access = nir_intrinsic_access(intrin);
|
|
|
|
|
unsigned flags = 0;
|
|
|
|
|
bool glc = access & (ACCESS_VOLATILE | ACCESS_COHERENT | ACCESS_NON_READABLE);
|
|
|
|
|
switch (intrin->intrinsic) {
|
|
|
|
|
case nir_intrinsic_load_ssbo: {
|
2020-05-25 14:49:53 +01:00
|
|
|
if (nir_dest_is_divergent(intrin->dest) && (!glc || ctx->program->chip_class >= GFX8))
|
2020-05-22 17:55:15 +01:00
|
|
|
flags |= glc ? has_glc_vmem_load : has_nonglc_vmem_load;
|
|
|
|
|
res = intrin->src[0].ssa;
|
|
|
|
|
break;
|
|
|
|
|
}
|
|
|
|
|
case nir_intrinsic_ssbo_atomic_add:
|
|
|
|
|
case nir_intrinsic_ssbo_atomic_imin:
|
|
|
|
|
case nir_intrinsic_ssbo_atomic_umin:
|
|
|
|
|
case nir_intrinsic_ssbo_atomic_imax:
|
|
|
|
|
case nir_intrinsic_ssbo_atomic_umax:
|
|
|
|
|
case nir_intrinsic_ssbo_atomic_and:
|
|
|
|
|
case nir_intrinsic_ssbo_atomic_or:
|
|
|
|
|
case nir_intrinsic_ssbo_atomic_xor:
|
|
|
|
|
case nir_intrinsic_ssbo_atomic_exchange:
|
|
|
|
|
case nir_intrinsic_ssbo_atomic_comp_swap:
|
|
|
|
|
flags |= has_glc_vmem_load | has_glc_vmem_store;
|
|
|
|
|
res = intrin->src[0].ssa;
|
|
|
|
|
break;
|
2020-05-25 14:47:25 +01:00
|
|
|
case nir_intrinsic_store_ssbo:
|
2020-07-30 19:44:28 +01:00
|
|
|
flags |= glc ? has_glc_vmem_store : has_nonglc_vmem_store;
|
2020-05-22 17:55:15 +01:00
|
|
|
res = intrin->src[1].ssa;
|
|
|
|
|
break;
|
|
|
|
|
case nir_intrinsic_load_global:
|
|
|
|
|
if (!(access & ACCESS_NON_WRITEABLE))
|
|
|
|
|
flags |= glc ? has_glc_vmem_load : has_nonglc_vmem_load;
|
|
|
|
|
break;
|
|
|
|
|
case nir_intrinsic_store_global:
|
|
|
|
|
flags |= glc ? has_glc_vmem_store : has_nonglc_vmem_store;
|
|
|
|
|
break;
|
|
|
|
|
case nir_intrinsic_global_atomic_add:
|
|
|
|
|
case nir_intrinsic_global_atomic_imin:
|
|
|
|
|
case nir_intrinsic_global_atomic_umin:
|
|
|
|
|
case nir_intrinsic_global_atomic_imax:
|
|
|
|
|
case nir_intrinsic_global_atomic_umax:
|
|
|
|
|
case nir_intrinsic_global_atomic_and:
|
|
|
|
|
case nir_intrinsic_global_atomic_or:
|
|
|
|
|
case nir_intrinsic_global_atomic_xor:
|
|
|
|
|
case nir_intrinsic_global_atomic_exchange:
|
|
|
|
|
case nir_intrinsic_global_atomic_comp_swap:
|
|
|
|
|
flags |= has_glc_vmem_load | has_glc_vmem_store;
|
|
|
|
|
break;
|
|
|
|
|
case nir_intrinsic_image_deref_load:
|
2020-11-20 16:14:37 +00:00
|
|
|
case nir_intrinsic_image_deref_sparse_load:
|
2020-05-22 17:55:15 +01:00
|
|
|
res = intrin->src[0].ssa;
|
|
|
|
|
flags |= glc ? has_glc_vmem_load : has_nonglc_vmem_load;
|
|
|
|
|
break;
|
|
|
|
|
case nir_intrinsic_image_deref_store:
|
|
|
|
|
res = intrin->src[0].ssa;
|
|
|
|
|
flags |= (glc || ctx->program->chip_class == GFX6) ? has_glc_vmem_store : has_nonglc_vmem_store;
|
|
|
|
|
break;
|
|
|
|
|
case nir_intrinsic_image_deref_atomic_add:
|
|
|
|
|
case nir_intrinsic_image_deref_atomic_umin:
|
|
|
|
|
case nir_intrinsic_image_deref_atomic_imin:
|
|
|
|
|
case nir_intrinsic_image_deref_atomic_umax:
|
|
|
|
|
case nir_intrinsic_image_deref_atomic_imax:
|
|
|
|
|
case nir_intrinsic_image_deref_atomic_and:
|
|
|
|
|
case nir_intrinsic_image_deref_atomic_or:
|
|
|
|
|
case nir_intrinsic_image_deref_atomic_xor:
|
|
|
|
|
case nir_intrinsic_image_deref_atomic_exchange:
|
|
|
|
|
case nir_intrinsic_image_deref_atomic_comp_swap:
|
|
|
|
|
res = intrin->src[0].ssa;
|
|
|
|
|
flags |= has_glc_vmem_load | has_glc_vmem_store;
|
|
|
|
|
break;
|
|
|
|
|
default:
|
|
|
|
|
continue;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
uint8_t *flags_ptr;
|
|
|
|
|
uint32_t count;
|
|
|
|
|
get_buffer_resource_flags(ctx, res, access, &flags_ptr, &count);
|
|
|
|
|
|
|
|
|
|
for (unsigned i = 0; i < count; i++)
|
|
|
|
|
flags_ptr[i] |= flags;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
2020-11-02 14:01:38 +01:00
|
|
|
void apply_nuw_to_ssa(isel_context *ctx, nir_ssa_def *ssa)
|
2019-11-12 17:51:34 +00:00
|
|
|
{
|
|
|
|
|
nir_ssa_scalar scalar;
|
|
|
|
|
scalar.def = ssa;
|
|
|
|
|
scalar.comp = 0;
|
|
|
|
|
|
|
|
|
|
if (!nir_ssa_scalar_is_alu(scalar) || nir_ssa_scalar_alu_op(scalar) != nir_op_iadd)
|
|
|
|
|
return;
|
|
|
|
|
|
|
|
|
|
nir_alu_instr *add = nir_instr_as_alu(ssa->parent_instr);
|
|
|
|
|
|
|
|
|
|
if (add->no_unsigned_wrap)
|
|
|
|
|
return;
|
|
|
|
|
|
|
|
|
|
nir_ssa_scalar src0 = nir_ssa_scalar_chase_alu_src(scalar, 0);
|
|
|
|
|
nir_ssa_scalar src1 = nir_ssa_scalar_chase_alu_src(scalar, 1);
|
|
|
|
|
|
|
|
|
|
if (nir_ssa_scalar_is_const(src0)) {
|
|
|
|
|
nir_ssa_scalar tmp = src0;
|
|
|
|
|
src0 = src1;
|
|
|
|
|
src1 = tmp;
|
|
|
|
|
}
|
|
|
|
|
|
2020-11-02 14:01:38 +01:00
|
|
|
uint32_t src1_ub = nir_unsigned_upper_bound(ctx->shader, ctx->range_ht,
|
|
|
|
|
src1, &ctx->ub_config);
|
|
|
|
|
add->no_unsigned_wrap =
|
|
|
|
|
!nir_addition_might_overflow(ctx->shader, ctx->range_ht, src0, src1_ub,
|
|
|
|
|
&ctx->ub_config);
|
2019-11-12 17:51:34 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
void apply_nuw_to_offsets(isel_context *ctx, nir_function_impl *impl)
|
|
|
|
|
{
|
|
|
|
|
nir_foreach_block(block, impl) {
|
|
|
|
|
nir_foreach_instr(instr, block) {
|
|
|
|
|
if (instr->type != nir_instr_type_intrinsic)
|
|
|
|
|
continue;
|
|
|
|
|
nir_intrinsic_instr *intrin = nir_instr_as_intrinsic(instr);
|
|
|
|
|
|
|
|
|
|
switch (intrin->intrinsic) {
|
|
|
|
|
case nir_intrinsic_load_constant:
|
|
|
|
|
case nir_intrinsic_load_uniform:
|
|
|
|
|
case nir_intrinsic_load_push_constant:
|
|
|
|
|
if (!nir_src_is_divergent(intrin->src[0]))
|
2020-11-02 14:01:38 +01:00
|
|
|
apply_nuw_to_ssa(ctx, intrin->src[0].ssa);
|
2019-11-12 17:51:34 +00:00
|
|
|
break;
|
|
|
|
|
case nir_intrinsic_load_ubo:
|
|
|
|
|
case nir_intrinsic_load_ssbo:
|
|
|
|
|
if (!nir_src_is_divergent(intrin->src[1]))
|
2020-11-02 14:01:38 +01:00
|
|
|
apply_nuw_to_ssa(ctx, intrin->src[1].ssa);
|
2019-11-12 17:51:34 +00:00
|
|
|
break;
|
|
|
|
|
case nir_intrinsic_store_ssbo:
|
|
|
|
|
if (!nir_src_is_divergent(intrin->src[2]))
|
2020-11-02 14:01:38 +01:00
|
|
|
apply_nuw_to_ssa(ctx, intrin->src[2].ssa);
|
2019-11-12 17:51:34 +00:00
|
|
|
break;
|
|
|
|
|
default:
|
|
|
|
|
break;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
2020-02-19 09:39:42 +01:00
|
|
|
RegClass get_reg_class(isel_context *ctx, RegType type, unsigned components, unsigned bitsize)
|
|
|
|
|
{
|
2020-04-14 20:32:39 +01:00
|
|
|
if (bitsize == 1)
|
2020-02-19 09:39:42 +01:00
|
|
|
return RegClass(RegType::sgpr, ctx->program->lane_mask.size() * components);
|
2020-04-14 20:32:39 +01:00
|
|
|
else
|
|
|
|
|
return RegClass::get(type, components * bitsize / 8u);
|
2020-02-19 09:39:42 +01:00
|
|
|
}
|
|
|
|
|
|
2020-09-03 12:36:58 +02:00
|
|
|
void
|
|
|
|
|
setup_vs_output_info(isel_context *ctx, nir_shader *nir,
|
|
|
|
|
bool export_prim_id, bool export_clip_dists,
|
|
|
|
|
radv_vs_output_info *outinfo)
|
|
|
|
|
{
|
|
|
|
|
memset(outinfo->vs_output_param_offset, AC_EXP_PARAM_UNDEFINED,
|
|
|
|
|
sizeof(outinfo->vs_output_param_offset));
|
2020-02-26 13:35:26 +00:00
|
|
|
|
2020-09-03 12:36:58 +02:00
|
|
|
outinfo->param_exports = 0;
|
|
|
|
|
int pos_written = 0x1;
|
2021-01-19 16:12:01 +01:00
|
|
|
bool writes_primitive_shading_rate = outinfo->writes_primitive_shading_rate ||
|
|
|
|
|
ctx->options->force_vrs_rates;
|
2020-11-23 16:01:00 +01:00
|
|
|
if (outinfo->writes_pointsize || outinfo->writes_viewport_index || outinfo->writes_layer ||
|
2021-01-19 16:12:01 +01:00
|
|
|
writes_primitive_shading_rate)
|
2020-09-03 12:36:58 +02:00
|
|
|
pos_written |= 1 << 1;
|
2020-02-26 13:35:26 +00:00
|
|
|
|
2020-09-03 12:36:58 +02:00
|
|
|
uint64_t mask = nir->info.outputs_written;
|
|
|
|
|
while (mask) {
|
|
|
|
|
int idx = u_bit_scan64(&mask);
|
|
|
|
|
if (idx >= VARYING_SLOT_VAR0 || idx == VARYING_SLOT_LAYER ||
|
|
|
|
|
idx == VARYING_SLOT_PRIMITIVE_ID || idx == VARYING_SLOT_VIEWPORT ||
|
|
|
|
|
((idx == VARYING_SLOT_CLIP_DIST0 || idx == VARYING_SLOT_CLIP_DIST1) && export_clip_dists)) {
|
|
|
|
|
if (outinfo->vs_output_param_offset[idx] == AC_EXP_PARAM_UNDEFINED)
|
|
|
|
|
outinfo->vs_output_param_offset[idx] = outinfo->param_exports++;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
if (outinfo->writes_layer &&
|
|
|
|
|
outinfo->vs_output_param_offset[VARYING_SLOT_LAYER] == AC_EXP_PARAM_UNDEFINED) {
|
|
|
|
|
/* when ctx->options->key.has_multiview_view_index = true, the layer
|
|
|
|
|
* variable isn't declared in NIR and it's isel's job to get the layer */
|
|
|
|
|
outinfo->vs_output_param_offset[VARYING_SLOT_LAYER] = outinfo->param_exports++;
|
2020-02-26 13:35:26 +00:00
|
|
|
}
|
|
|
|
|
|
2020-09-03 12:36:58 +02:00
|
|
|
if (export_prim_id) {
|
|
|
|
|
assert(outinfo->vs_output_param_offset[VARYING_SLOT_PRIMITIVE_ID] == AC_EXP_PARAM_UNDEFINED);
|
|
|
|
|
outinfo->vs_output_param_offset[VARYING_SLOT_PRIMITIVE_ID] = outinfo->param_exports++;
|
|
|
|
|
}
|
2019-11-13 13:30:52 +01:00
|
|
|
|
2020-09-03 12:36:58 +02:00
|
|
|
ctx->export_clip_dists = export_clip_dists;
|
|
|
|
|
ctx->num_clip_distances = util_bitcount(outinfo->clip_dist_mask);
|
|
|
|
|
ctx->num_cull_distances = util_bitcount(outinfo->cull_dist_mask);
|
2019-09-17 13:22:17 +02:00
|
|
|
|
2020-09-03 12:36:58 +02:00
|
|
|
assert(ctx->num_clip_distances + ctx->num_cull_distances <= 8);
|
2019-11-18 17:26:38 +00:00
|
|
|
|
2020-09-03 12:36:58 +02:00
|
|
|
if (ctx->num_clip_distances + ctx->num_cull_distances > 0)
|
|
|
|
|
pos_written |= 1 << 2;
|
|
|
|
|
if (ctx->num_clip_distances + ctx->num_cull_distances > 4)
|
|
|
|
|
pos_written |= 1 << 3;
|
2019-11-15 11:31:03 +00:00
|
|
|
|
|
|
|
|
outinfo->pos_exports = util_bitcount(pos_written);
|
2021-01-11 18:36:20 +01:00
|
|
|
|
|
|
|
|
/* GFX10+ early rasterization:
|
|
|
|
|
* When there are no param exports in an NGG (or legacy VS) shader,
|
|
|
|
|
* RADV sets NO_PC_EXPORT=1, which means the HW will start clipping and rasterization
|
|
|
|
|
* as soon as it encounters a DONE pos export. When this happens, PS waves can launch
|
|
|
|
|
* before the NGG (or VS) waves finish.
|
|
|
|
|
*/
|
|
|
|
|
ctx->program->early_rast = ctx->program->chip_class >= GFX10 &&
|
|
|
|
|
outinfo->param_exports == 0;
|
2019-11-15 11:31:03 +00:00
|
|
|
}
|
|
|
|
|
|
2019-09-17 13:22:17 +02:00
|
|
|
void
|
|
|
|
|
setup_vs_variables(isel_context *ctx, nir_shader *nir)
|
|
|
|
|
{
|
2020-10-07 18:21:48 +02:00
|
|
|
if (ctx->stage == vertex_vs || ctx->stage == vertex_ngg) {
|
2019-10-14 17:46:02 +01:00
|
|
|
radv_vs_output_info *outinfo = &ctx->program->info->vs.outinfo;
|
2019-11-15 11:31:03 +00:00
|
|
|
setup_vs_output_info(ctx, nir, outinfo->export_prim_id,
|
|
|
|
|
ctx->options->key.vs_common_out.export_clip_dists, outinfo);
|
2020-10-01 18:32:37 +02:00
|
|
|
|
|
|
|
|
/* TODO: NGG streamout */
|
2020-10-07 18:21:48 +02:00
|
|
|
if (ctx->stage.hw == HWStage::NGG)
|
2020-10-01 18:32:37 +02:00
|
|
|
assert(!ctx->args->shader_info->so.num_outputs);
|
2019-10-14 17:46:02 +01:00
|
|
|
}
|
2020-04-01 12:29:30 +02:00
|
|
|
|
2021-04-15 17:21:57 +02:00
|
|
|
if (ctx->stage == vertex_ngg) {
|
|
|
|
|
ctx->program->config->lds_size = DIV_ROUND_UP(nir->info.shared_size, ctx->program->dev.lds_encoding_granule);
|
|
|
|
|
assert((ctx->program->config->lds_size * ctx->program->dev.lds_encoding_granule) < (32 * 1024));
|
2020-04-01 12:29:30 +02:00
|
|
|
}
|
2019-09-17 13:22:17 +02:00
|
|
|
}
|
|
|
|
|
|
2020-02-12 14:23:17 +01:00
|
|
|
void setup_gs_variables(isel_context *ctx, nir_shader *nir)
|
|
|
|
|
{
|
2020-09-10 18:36:27 +02:00
|
|
|
if (ctx->stage == vertex_geometry_gs || ctx->stage == tess_eval_geometry_gs) {
|
2020-04-23 14:02:47 +02:00
|
|
|
ctx->program->config->lds_size = ctx->program->info->gs_ring_info.lds_size; /* Already in units of the alloc granularity */
|
2020-10-07 18:21:48 +02:00
|
|
|
} else if (ctx->stage == vertex_geometry_ngg || ctx->stage == tess_eval_geometry_ngg) {
|
2020-09-10 18:36:27 +02:00
|
|
|
radv_vs_output_info *outinfo = &ctx->program->info->vs.outinfo;
|
|
|
|
|
setup_vs_output_info(ctx, nir, false,
|
|
|
|
|
ctx->options->key.vs_common_out.export_clip_dists, outinfo);
|
2020-09-10 18:36:04 +02:00
|
|
|
|
2021-04-22 14:44:28 +02:00
|
|
|
ctx->program->config->lds_size = DIV_ROUND_UP(nir->info.shared_size, ctx->program->dev.lds_encoding_granule);
|
2020-09-10 18:36:27 +02:00
|
|
|
}
|
2020-02-27 19:56:35 +01:00
|
|
|
|
2020-10-05 17:50:37 +02:00
|
|
|
if (ctx->stage.has(SWStage::VS))
|
2020-02-27 19:56:35 +01:00
|
|
|
ctx->program->info->gs.es_type = MESA_SHADER_VERTEX;
|
2020-10-05 17:50:37 +02:00
|
|
|
else if (ctx->stage.has(SWStage::TES))
|
2020-02-27 19:56:35 +01:00
|
|
|
ctx->program->info->gs.es_type = MESA_SHADER_TESS_EVAL;
|
2020-02-12 14:23:17 +01:00
|
|
|
}
|
|
|
|
|
|
2020-02-12 15:22:17 +01:00
|
|
|
void
|
2020-07-02 13:37:10 +01:00
|
|
|
setup_tcs_info(isel_context *ctx, nir_shader *nir, nir_shader *vs)
|
2020-02-12 15:22:17 +01:00
|
|
|
{
|
2021-02-18 13:39:40 +01:00
|
|
|
ctx->tcs_in_out_eq = ctx->args->shader_info->vs.tcs_in_out_eq;
|
|
|
|
|
ctx->tcs_temp_only_inputs = ctx->args->shader_info->vs.tcs_temp_only_input_mask;
|
2021-03-03 16:29:59 +01:00
|
|
|
ctx->tcs_num_patches = ctx->args->shader_info->num_tess_patches;
|
2021-02-17 17:26:29 +01:00
|
|
|
ctx->program->config->lds_size = ctx->args->shader_info->tcs.num_lds_blocks;
|
2020-03-26 17:17:38 +01:00
|
|
|
}
|
2020-02-12 15:22:17 +01:00
|
|
|
|
2020-02-27 19:56:35 +01:00
|
|
|
void
|
|
|
|
|
setup_tes_variables(isel_context *ctx, nir_shader *nir)
|
|
|
|
|
{
|
2021-03-03 16:29:59 +01:00
|
|
|
ctx->tcs_num_patches = ctx->args->shader_info->num_tess_patches;
|
2020-02-27 19:56:35 +01:00
|
|
|
|
2020-10-07 18:21:48 +02:00
|
|
|
if (ctx->stage == tess_eval_vs || ctx->stage == tess_eval_ngg) {
|
2020-02-27 19:56:35 +01:00
|
|
|
radv_vs_output_info *outinfo = &ctx->program->info->tes.outinfo;
|
|
|
|
|
setup_vs_output_info(ctx, nir, outinfo->export_prim_id,
|
|
|
|
|
ctx->options->key.vs_common_out.export_clip_dists, outinfo);
|
2020-10-01 18:32:37 +02:00
|
|
|
|
|
|
|
|
/* TODO: NGG streamout */
|
2020-10-07 18:21:48 +02:00
|
|
|
if (ctx->stage.hw == HWStage::NGG)
|
2020-10-01 18:32:37 +02:00
|
|
|
assert(!ctx->args->shader_info->so.num_outputs);
|
2021-04-15 17:21:57 +02:00
|
|
|
}
|
2020-10-01 18:32:37 +02:00
|
|
|
|
2021-04-15 17:21:57 +02:00
|
|
|
if (ctx->stage == tess_eval_ngg) {
|
|
|
|
|
ctx->program->config->lds_size = DIV_ROUND_UP(nir->info.shared_size, ctx->program->dev.lds_encoding_granule);
|
|
|
|
|
assert((ctx->program->config->lds_size * ctx->program->dev.lds_encoding_granule) < (32 * 1024));
|
2020-02-27 19:56:35 +01:00
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
2019-09-17 13:22:17 +02:00
|
|
|
void
|
|
|
|
|
setup_variables(isel_context *ctx, nir_shader *nir)
|
|
|
|
|
{
|
|
|
|
|
switch (nir->info.stage) {
|
|
|
|
|
case MESA_SHADER_FRAGMENT: {
|
|
|
|
|
break;
|
|
|
|
|
}
|
|
|
|
|
case MESA_SHADER_COMPUTE: {
|
2021-04-08 12:30:14 +02:00
|
|
|
ctx->program->config->lds_size = DIV_ROUND_UP(nir->info.shared_size, ctx->program->dev.lds_encoding_granule);
|
2019-09-17 13:22:17 +02:00
|
|
|
break;
|
|
|
|
|
}
|
|
|
|
|
case MESA_SHADER_VERTEX: {
|
|
|
|
|
setup_vs_variables(ctx, nir);
|
|
|
|
|
break;
|
|
|
|
|
}
|
2019-10-14 17:46:02 +01:00
|
|
|
case MESA_SHADER_GEOMETRY: {
|
2020-02-12 14:23:17 +01:00
|
|
|
setup_gs_variables(ctx, nir);
|
2019-10-14 17:46:02 +01:00
|
|
|
break;
|
|
|
|
|
}
|
2020-02-12 15:22:17 +01:00
|
|
|
case MESA_SHADER_TESS_CTRL: {
|
|
|
|
|
break;
|
|
|
|
|
}
|
2020-09-03 12:36:58 +02:00
|
|
|
case MESA_SHADER_TESS_EVAL: {
|
|
|
|
|
setup_tes_variables(ctx, nir);
|
|
|
|
|
break;
|
|
|
|
|
}
|
|
|
|
|
default:
|
|
|
|
|
unreachable("Unhandled shader stage.");
|
|
|
|
|
}
|
2020-10-15 18:18:21 +02:00
|
|
|
|
|
|
|
|
/* Make sure we fit the available LDS space. */
|
2021-01-28 13:07:11 +00:00
|
|
|
assert((ctx->program->config->lds_size * ctx->program->dev.lds_encoding_granule) <= ctx->program->dev.lds_limit);
|
2020-09-03 12:36:58 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
void
|
|
|
|
|
setup_nir(isel_context *ctx, nir_shader *nir)
|
|
|
|
|
{
|
|
|
|
|
/* the variable setup has to be done before lower_io / CSE */
|
|
|
|
|
setup_variables(ctx, nir);
|
|
|
|
|
|
|
|
|
|
nir_convert_to_lcssa(nir, true, false);
|
2021-06-04 11:11:52 +02:00
|
|
|
nir_lower_phis_to_scalar(nir, true);
|
2020-09-03 12:36:58 +02:00
|
|
|
|
|
|
|
|
nir_function_impl *func = nir_shader_get_entrypoint(nir);
|
|
|
|
|
nir_index_ssa_defs(func);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
} /* end namespace */
|
|
|
|
|
|
|
|
|
|
void init_context(isel_context *ctx, nir_shader *shader)
|
2020-04-06 11:15:00 +01:00
|
|
|
{
|
2020-09-03 12:36:58 +02:00
|
|
|
nir_function_impl *impl = nir_shader_get_entrypoint(shader);
|
|
|
|
|
ctx->shader = shader;
|
2020-11-02 14:01:38 +01:00
|
|
|
|
|
|
|
|
/* Init NIR range analysis. */
|
|
|
|
|
ctx->range_ht =_mesa_pointer_hash_table_create(NULL);
|
|
|
|
|
ctx->ub_config.min_subgroup_size = 64;
|
|
|
|
|
ctx->ub_config.max_subgroup_size = 64;
|
|
|
|
|
if (ctx->shader->info.stage == MESA_SHADER_COMPUTE && ctx->options->key.cs.subgroup_size) {
|
|
|
|
|
ctx->ub_config.min_subgroup_size = ctx->options->key.cs.subgroup_size;
|
|
|
|
|
ctx->ub_config.max_subgroup_size = ctx->options->key.cs.subgroup_size;
|
|
|
|
|
}
|
2021-06-04 12:04:15 -07:00
|
|
|
ctx->ub_config.max_workgroup_invocations = 2048;
|
|
|
|
|
ctx->ub_config.max_workgroup_count[0] = 65535;
|
|
|
|
|
ctx->ub_config.max_workgroup_count[1] = 65535;
|
|
|
|
|
ctx->ub_config.max_workgroup_count[2] = 65535;
|
|
|
|
|
ctx->ub_config.max_workgroup_size[0] = 2048;
|
|
|
|
|
ctx->ub_config.max_workgroup_size[1] = 2048;
|
|
|
|
|
ctx->ub_config.max_workgroup_size[2] = 2048;
|
2020-11-02 14:01:38 +01:00
|
|
|
for (unsigned i = 0; i < MAX_VERTEX_ATTRIBS; i++) {
|
|
|
|
|
unsigned attrib_format = ctx->options->key.vs.vertex_attribute_formats[i];
|
|
|
|
|
unsigned dfmt = attrib_format & 0xf;
|
|
|
|
|
unsigned nfmt = (attrib_format >> 4) & 0x7;
|
|
|
|
|
|
|
|
|
|
uint32_t max = UINT32_MAX;
|
|
|
|
|
if (nfmt == V_008F0C_BUF_NUM_FORMAT_UNORM) {
|
|
|
|
|
max = 0x3f800000u;
|
|
|
|
|
} else if (nfmt == V_008F0C_BUF_NUM_FORMAT_UINT ||
|
|
|
|
|
nfmt == V_008F0C_BUF_NUM_FORMAT_USCALED) {
|
|
|
|
|
bool uscaled = nfmt == V_008F0C_BUF_NUM_FORMAT_USCALED;
|
|
|
|
|
switch (dfmt) {
|
|
|
|
|
case V_008F0C_BUF_DATA_FORMAT_8:
|
|
|
|
|
case V_008F0C_BUF_DATA_FORMAT_8_8:
|
|
|
|
|
case V_008F0C_BUF_DATA_FORMAT_8_8_8_8:
|
|
|
|
|
max = uscaled ? 0x437f0000u : UINT8_MAX;
|
|
|
|
|
break;
|
|
|
|
|
case V_008F0C_BUF_DATA_FORMAT_10_10_10_2:
|
|
|
|
|
case V_008F0C_BUF_DATA_FORMAT_2_10_10_10:
|
|
|
|
|
max = uscaled ? 0x447fc000u : 1023;
|
|
|
|
|
break;
|
|
|
|
|
case V_008F0C_BUF_DATA_FORMAT_10_11_11:
|
|
|
|
|
case V_008F0C_BUF_DATA_FORMAT_11_11_10:
|
|
|
|
|
max = uscaled ? 0x44ffe000u : 2047;
|
|
|
|
|
break;
|
|
|
|
|
case V_008F0C_BUF_DATA_FORMAT_16:
|
|
|
|
|
case V_008F0C_BUF_DATA_FORMAT_16_16:
|
|
|
|
|
case V_008F0C_BUF_DATA_FORMAT_16_16_16_16:
|
|
|
|
|
max = uscaled ? 0x477fff00u : UINT16_MAX;
|
|
|
|
|
break;
|
|
|
|
|
case V_008F0C_BUF_DATA_FORMAT_32:
|
|
|
|
|
case V_008F0C_BUF_DATA_FORMAT_32_32:
|
|
|
|
|
case V_008F0C_BUF_DATA_FORMAT_32_32_32:
|
|
|
|
|
case V_008F0C_BUF_DATA_FORMAT_32_32_32_32:
|
|
|
|
|
max = uscaled ? 0x4f800000u : UINT32_MAX;
|
|
|
|
|
break;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
ctx->ub_config.vertex_attrib_max[i] = max;
|
|
|
|
|
}
|
|
|
|
|
|
2020-09-02 11:45:46 +01:00
|
|
|
nir_divergence_analysis(shader);
|
2020-09-01 17:42:45 +01:00
|
|
|
nir_opt_uniform_atomics(shader);
|
2020-04-06 11:15:00 +01:00
|
|
|
|
2020-09-03 12:36:58 +02:00
|
|
|
fill_desc_set_info(ctx, impl);
|
2020-04-06 11:15:00 +01:00
|
|
|
|
2020-09-03 12:36:58 +02:00
|
|
|
apply_nuw_to_offsets(ctx, impl);
|
2020-04-06 11:15:00 +01:00
|
|
|
|
2020-09-03 12:36:58 +02:00
|
|
|
/* sanitize control flow */
|
|
|
|
|
sanitize_cf_list(impl, &impl->body);
|
2021-04-22 14:11:39 +02:00
|
|
|
nir_metadata_preserve(impl, nir_metadata_none);
|
2020-04-06 11:15:00 +01:00
|
|
|
|
2021-04-22 14:11:39 +02:00
|
|
|
/* we'll need these for isel */
|
2021-03-24 14:56:48 +00:00
|
|
|
nir_metadata_require(impl, nir_metadata_block_index);
|
2020-09-03 12:36:58 +02:00
|
|
|
|
2020-10-05 17:50:37 +02:00
|
|
|
if (!ctx->stage.has(SWStage::GSCopy) && ctx->options->dump_preoptir) {
|
2020-09-03 12:36:58 +02:00
|
|
|
fprintf(stderr, "NIR shader before instruction selection:\n");
|
|
|
|
|
nir_print_shader(shader, stderr);
|
|
|
|
|
}
|
|
|
|
|
|
2020-10-08 15:11:12 +01:00
|
|
|
ctx->first_temp_id = ctx->program->peekAllocationId();
|
|
|
|
|
ctx->program->allocateRange(impl->ssa_alloc);
|
|
|
|
|
RegClass *regclasses = ctx->program->temp_rc.data() + ctx->first_temp_id;
|
2020-09-03 12:36:58 +02:00
|
|
|
|
|
|
|
|
unsigned spi_ps_inputs = 0;
|
|
|
|
|
|
|
|
|
|
std::unique_ptr<unsigned[]> nir_to_aco{new unsigned[impl->num_blocks]()};
|
|
|
|
|
|
|
|
|
|
/* TODO: make this recursive to improve compile times and merge with fill_desc_set_info() */
|
|
|
|
|
bool done = false;
|
|
|
|
|
while (!done) {
|
|
|
|
|
done = true;
|
|
|
|
|
nir_foreach_block(block, impl) {
|
|
|
|
|
nir_foreach_instr(instr, block) {
|
|
|
|
|
switch(instr->type) {
|
|
|
|
|
case nir_instr_type_alu: {
|
|
|
|
|
nir_alu_instr *alu_instr = nir_instr_as_alu(instr);
|
2020-08-24 20:36:06 +01:00
|
|
|
RegType type = nir_dest_is_divergent(alu_instr->dest.dest) ? RegType::vgpr : RegType::sgpr;
|
2020-09-03 12:36:58 +02:00
|
|
|
switch(alu_instr->op) {
|
|
|
|
|
case nir_op_fmul:
|
|
|
|
|
case nir_op_fadd:
|
|
|
|
|
case nir_op_fsub:
|
|
|
|
|
case nir_op_fmax:
|
|
|
|
|
case nir_op_fmin:
|
|
|
|
|
case nir_op_fneg:
|
|
|
|
|
case nir_op_fabs:
|
|
|
|
|
case nir_op_fsat:
|
|
|
|
|
case nir_op_fsign:
|
|
|
|
|
case nir_op_frcp:
|
|
|
|
|
case nir_op_frsq:
|
|
|
|
|
case nir_op_fsqrt:
|
|
|
|
|
case nir_op_fexp2:
|
|
|
|
|
case nir_op_flog2:
|
|
|
|
|
case nir_op_ffract:
|
|
|
|
|
case nir_op_ffloor:
|
|
|
|
|
case nir_op_fceil:
|
|
|
|
|
case nir_op_ftrunc:
|
|
|
|
|
case nir_op_fround_even:
|
|
|
|
|
case nir_op_fsin:
|
|
|
|
|
case nir_op_fcos:
|
|
|
|
|
case nir_op_f2f16:
|
|
|
|
|
case nir_op_f2f16_rtz:
|
|
|
|
|
case nir_op_f2f16_rtne:
|
|
|
|
|
case nir_op_f2f32:
|
|
|
|
|
case nir_op_f2f64:
|
|
|
|
|
case nir_op_u2f16:
|
|
|
|
|
case nir_op_u2f32:
|
|
|
|
|
case nir_op_u2f64:
|
|
|
|
|
case nir_op_i2f16:
|
|
|
|
|
case nir_op_i2f32:
|
|
|
|
|
case nir_op_i2f64:
|
2020-09-18 17:48:36 +01:00
|
|
|
case nir_op_pack_half_2x16_split:
|
2020-09-03 12:36:58 +02:00
|
|
|
case nir_op_unpack_half_2x16_split_x:
|
|
|
|
|
case nir_op_unpack_half_2x16_split_y:
|
|
|
|
|
case nir_op_fddx:
|
|
|
|
|
case nir_op_fddy:
|
|
|
|
|
case nir_op_fddx_fine:
|
|
|
|
|
case nir_op_fddy_fine:
|
|
|
|
|
case nir_op_fddx_coarse:
|
|
|
|
|
case nir_op_fddy_coarse:
|
|
|
|
|
case nir_op_fquantize2f16:
|
|
|
|
|
case nir_op_ldexp:
|
|
|
|
|
case nir_op_frexp_sig:
|
|
|
|
|
case nir_op_frexp_exp:
|
|
|
|
|
case nir_op_cube_face_index:
|
|
|
|
|
case nir_op_cube_face_coord:
|
2021-05-28 21:56:13 +02:00
|
|
|
case nir_op_sad_u8x4:
|
2020-09-03 12:36:58 +02:00
|
|
|
type = RegType::vgpr;
|
|
|
|
|
break;
|
|
|
|
|
case nir_op_f2i16:
|
|
|
|
|
case nir_op_f2u16:
|
|
|
|
|
case nir_op_f2i32:
|
|
|
|
|
case nir_op_f2u32:
|
|
|
|
|
case nir_op_f2i64:
|
|
|
|
|
case nir_op_f2u64:
|
|
|
|
|
case nir_op_b2i8:
|
|
|
|
|
case nir_op_b2i16:
|
|
|
|
|
case nir_op_b2i32:
|
|
|
|
|
case nir_op_b2i64:
|
|
|
|
|
case nir_op_b2b32:
|
|
|
|
|
case nir_op_b2f16:
|
|
|
|
|
case nir_op_b2f32:
|
|
|
|
|
case nir_op_mov:
|
|
|
|
|
break;
|
2020-08-24 20:36:06 +01:00
|
|
|
case nir_op_iadd:
|
|
|
|
|
case nir_op_isub:
|
|
|
|
|
case nir_op_imul:
|
|
|
|
|
case nir_op_imin:
|
|
|
|
|
case nir_op_imax:
|
|
|
|
|
case nir_op_umin:
|
|
|
|
|
case nir_op_umax:
|
|
|
|
|
case nir_op_ishl:
|
|
|
|
|
case nir_op_ishr:
|
|
|
|
|
case nir_op_ushr:
|
|
|
|
|
/* packed 16bit instructions have to be VGPR */
|
|
|
|
|
type = alu_instr->dest.dest.ssa.num_components == 2 ? RegType::vgpr : type;
|
2020-12-01 09:54:31 +00:00
|
|
|
FALLTHROUGH;
|
2020-09-03 12:36:58 +02:00
|
|
|
default:
|
|
|
|
|
for (unsigned i = 0; i < nir_op_infos[alu_instr->op].num_inputs; i++) {
|
2020-10-08 15:11:12 +01:00
|
|
|
if (regclasses[alu_instr->src[i].src.ssa->index].type() == RegType::vgpr)
|
2020-09-03 12:36:58 +02:00
|
|
|
type = RegType::vgpr;
|
|
|
|
|
}
|
|
|
|
|
break;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
RegClass rc = get_reg_class(ctx, type, alu_instr->dest.dest.ssa.num_components, alu_instr->dest.dest.ssa.bit_size);
|
2020-10-08 15:11:12 +01:00
|
|
|
regclasses[alu_instr->dest.dest.ssa.index] = rc;
|
2020-09-03 12:36:58 +02:00
|
|
|
break;
|
|
|
|
|
}
|
|
|
|
|
case nir_instr_type_load_const: {
|
|
|
|
|
unsigned num_components = nir_instr_as_load_const(instr)->def.num_components;
|
|
|
|
|
unsigned bit_size = nir_instr_as_load_const(instr)->def.bit_size;
|
|
|
|
|
RegClass rc = get_reg_class(ctx, RegType::sgpr, num_components, bit_size);
|
2020-10-08 15:11:12 +01:00
|
|
|
regclasses[nir_instr_as_load_const(instr)->def.index] = rc;
|
2020-09-03 12:36:58 +02:00
|
|
|
break;
|
|
|
|
|
}
|
|
|
|
|
case nir_instr_type_intrinsic: {
|
|
|
|
|
nir_intrinsic_instr *intrinsic = nir_instr_as_intrinsic(instr);
|
|
|
|
|
if (!nir_intrinsic_infos[intrinsic->intrinsic].has_dest)
|
|
|
|
|
break;
|
|
|
|
|
RegType type = RegType::sgpr;
|
|
|
|
|
switch(intrinsic->intrinsic) {
|
|
|
|
|
case nir_intrinsic_load_push_constant:
|
2021-06-04 12:04:15 -07:00
|
|
|
case nir_intrinsic_load_workgroup_id:
|
|
|
|
|
case nir_intrinsic_load_num_workgroups:
|
2020-09-03 12:36:58 +02:00
|
|
|
case nir_intrinsic_load_subgroup_id:
|
|
|
|
|
case nir_intrinsic_load_num_subgroups:
|
|
|
|
|
case nir_intrinsic_load_first_vertex:
|
|
|
|
|
case nir_intrinsic_load_base_instance:
|
|
|
|
|
case nir_intrinsic_vote_all:
|
|
|
|
|
case nir_intrinsic_vote_any:
|
|
|
|
|
case nir_intrinsic_read_first_invocation:
|
|
|
|
|
case nir_intrinsic_read_invocation:
|
|
|
|
|
case nir_intrinsic_first_invocation:
|
|
|
|
|
case nir_intrinsic_ballot:
|
2021-02-17 16:39:50 +01:00
|
|
|
case nir_intrinsic_load_ring_tess_factors_amd:
|
|
|
|
|
case nir_intrinsic_load_ring_tess_factors_offset_amd:
|
|
|
|
|
case nir_intrinsic_load_ring_tess_offchip_amd:
|
|
|
|
|
case nir_intrinsic_load_ring_tess_offchip_offset_amd:
|
2021-02-22 20:18:08 +01:00
|
|
|
case nir_intrinsic_load_ring_esgs_amd:
|
|
|
|
|
case nir_intrinsic_load_ring_es2gs_offset_amd:
|
2021-03-18 15:02:30 +00:00
|
|
|
case nir_intrinsic_image_deref_samples:
|
2021-04-09 16:59:30 +02:00
|
|
|
case nir_intrinsic_has_input_vertex_amd:
|
|
|
|
|
case nir_intrinsic_has_input_primitive_amd:
|
|
|
|
|
case nir_intrinsic_load_workgroup_num_input_vertices_amd:
|
|
|
|
|
case nir_intrinsic_load_workgroup_num_input_primitives_amd:
|
|
|
|
|
case nir_intrinsic_load_shader_query_enabled_amd:
|
2020-09-03 12:36:58 +02:00
|
|
|
type = RegType::sgpr;
|
|
|
|
|
break;
|
|
|
|
|
case nir_intrinsic_load_sample_id:
|
|
|
|
|
case nir_intrinsic_load_sample_mask_in:
|
|
|
|
|
case nir_intrinsic_load_input:
|
|
|
|
|
case nir_intrinsic_load_output:
|
|
|
|
|
case nir_intrinsic_load_input_vertex:
|
|
|
|
|
case nir_intrinsic_load_per_vertex_input:
|
|
|
|
|
case nir_intrinsic_load_per_vertex_output:
|
|
|
|
|
case nir_intrinsic_load_vertex_id:
|
|
|
|
|
case nir_intrinsic_load_vertex_id_zero_base:
|
|
|
|
|
case nir_intrinsic_load_barycentric_sample:
|
|
|
|
|
case nir_intrinsic_load_barycentric_pixel:
|
|
|
|
|
case nir_intrinsic_load_barycentric_model:
|
|
|
|
|
case nir_intrinsic_load_barycentric_centroid:
|
|
|
|
|
case nir_intrinsic_load_barycentric_at_sample:
|
|
|
|
|
case nir_intrinsic_load_barycentric_at_offset:
|
|
|
|
|
case nir_intrinsic_load_interpolated_input:
|
|
|
|
|
case nir_intrinsic_load_frag_coord:
|
2020-11-23 16:01:00 +01:00
|
|
|
case nir_intrinsic_load_frag_shading_rate:
|
2020-09-03 12:36:58 +02:00
|
|
|
case nir_intrinsic_load_sample_pos:
|
|
|
|
|
case nir_intrinsic_load_layer_id:
|
|
|
|
|
case nir_intrinsic_load_local_invocation_id:
|
|
|
|
|
case nir_intrinsic_load_local_invocation_index:
|
|
|
|
|
case nir_intrinsic_load_subgroup_invocation:
|
|
|
|
|
case nir_intrinsic_load_tess_coord:
|
|
|
|
|
case nir_intrinsic_write_invocation_amd:
|
|
|
|
|
case nir_intrinsic_mbcnt_amd:
|
2021-05-28 21:57:43 +02:00
|
|
|
case nir_intrinsic_byte_permute_amd:
|
|
|
|
|
case nir_intrinsic_lane_permute_16_amd:
|
2020-09-03 12:36:58 +02:00
|
|
|
case nir_intrinsic_load_instance_id:
|
|
|
|
|
case nir_intrinsic_ssbo_atomic_add:
|
|
|
|
|
case nir_intrinsic_ssbo_atomic_imin:
|
|
|
|
|
case nir_intrinsic_ssbo_atomic_umin:
|
|
|
|
|
case nir_intrinsic_ssbo_atomic_imax:
|
|
|
|
|
case nir_intrinsic_ssbo_atomic_umax:
|
|
|
|
|
case nir_intrinsic_ssbo_atomic_and:
|
|
|
|
|
case nir_intrinsic_ssbo_atomic_or:
|
|
|
|
|
case nir_intrinsic_ssbo_atomic_xor:
|
|
|
|
|
case nir_intrinsic_ssbo_atomic_exchange:
|
|
|
|
|
case nir_intrinsic_ssbo_atomic_comp_swap:
|
|
|
|
|
case nir_intrinsic_global_atomic_add:
|
|
|
|
|
case nir_intrinsic_global_atomic_imin:
|
|
|
|
|
case nir_intrinsic_global_atomic_umin:
|
|
|
|
|
case nir_intrinsic_global_atomic_imax:
|
|
|
|
|
case nir_intrinsic_global_atomic_umax:
|
|
|
|
|
case nir_intrinsic_global_atomic_and:
|
|
|
|
|
case nir_intrinsic_global_atomic_or:
|
|
|
|
|
case nir_intrinsic_global_atomic_xor:
|
|
|
|
|
case nir_intrinsic_global_atomic_exchange:
|
|
|
|
|
case nir_intrinsic_global_atomic_comp_swap:
|
|
|
|
|
case nir_intrinsic_image_deref_atomic_add:
|
|
|
|
|
case nir_intrinsic_image_deref_atomic_umin:
|
|
|
|
|
case nir_intrinsic_image_deref_atomic_imin:
|
|
|
|
|
case nir_intrinsic_image_deref_atomic_umax:
|
|
|
|
|
case nir_intrinsic_image_deref_atomic_imax:
|
|
|
|
|
case nir_intrinsic_image_deref_atomic_and:
|
|
|
|
|
case nir_intrinsic_image_deref_atomic_or:
|
|
|
|
|
case nir_intrinsic_image_deref_atomic_xor:
|
|
|
|
|
case nir_intrinsic_image_deref_atomic_exchange:
|
|
|
|
|
case nir_intrinsic_image_deref_atomic_comp_swap:
|
|
|
|
|
case nir_intrinsic_image_deref_size:
|
|
|
|
|
case nir_intrinsic_shared_atomic_add:
|
|
|
|
|
case nir_intrinsic_shared_atomic_imin:
|
|
|
|
|
case nir_intrinsic_shared_atomic_umin:
|
|
|
|
|
case nir_intrinsic_shared_atomic_imax:
|
|
|
|
|
case nir_intrinsic_shared_atomic_umax:
|
|
|
|
|
case nir_intrinsic_shared_atomic_and:
|
|
|
|
|
case nir_intrinsic_shared_atomic_or:
|
|
|
|
|
case nir_intrinsic_shared_atomic_xor:
|
|
|
|
|
case nir_intrinsic_shared_atomic_exchange:
|
|
|
|
|
case nir_intrinsic_shared_atomic_comp_swap:
|
|
|
|
|
case nir_intrinsic_shared_atomic_fadd:
|
|
|
|
|
case nir_intrinsic_load_scratch:
|
|
|
|
|
case nir_intrinsic_load_invocation_id:
|
|
|
|
|
case nir_intrinsic_load_primitive_id:
|
2021-02-01 16:25:13 +01:00
|
|
|
case nir_intrinsic_load_buffer_amd:
|
2021-02-17 16:39:50 +01:00
|
|
|
case nir_intrinsic_load_tess_rel_patch_id_amd:
|
2021-02-22 20:18:08 +01:00
|
|
|
case nir_intrinsic_load_gs_vertex_offset_amd:
|
2021-04-09 16:59:30 +02:00
|
|
|
case nir_intrinsic_load_initial_edgeflag_amd:
|
|
|
|
|
case nir_intrinsic_load_packed_passthrough_primitive_amd:
|
|
|
|
|
case nir_intrinsic_gds_atomic_add_amd:
|
2021-03-23 02:21:38 +01:00
|
|
|
case nir_intrinsic_load_sbt_amd:
|
2021-04-06 11:33:38 +02:00
|
|
|
case nir_intrinsic_bvh64_intersect_ray_amd:
|
2020-09-03 12:36:58 +02:00
|
|
|
type = RegType::vgpr;
|
|
|
|
|
break;
|
2021-05-28 22:08:45 +02:00
|
|
|
case nir_intrinsic_load_shared:
|
|
|
|
|
/* When the result of these loads is only used by cross-lane instructions,
|
|
|
|
|
* it is beneficial to use a VGPR destination. This is because this allows
|
|
|
|
|
* to put the s_waitcnt further down, which decreases latency.
|
|
|
|
|
*/
|
|
|
|
|
if (only_used_by_readlane_or_phi(&intrinsic->dest)) {
|
|
|
|
|
type = RegType::vgpr;
|
|
|
|
|
break;
|
|
|
|
|
}
|
|
|
|
|
FALLTHROUGH;
|
2020-09-03 12:36:58 +02:00
|
|
|
case nir_intrinsic_shuffle:
|
|
|
|
|
case nir_intrinsic_quad_broadcast:
|
|
|
|
|
case nir_intrinsic_quad_swap_horizontal:
|
|
|
|
|
case nir_intrinsic_quad_swap_vertical:
|
|
|
|
|
case nir_intrinsic_quad_swap_diagonal:
|
|
|
|
|
case nir_intrinsic_quad_swizzle_amd:
|
|
|
|
|
case nir_intrinsic_masked_swizzle_amd:
|
|
|
|
|
case nir_intrinsic_inclusive_scan:
|
|
|
|
|
case nir_intrinsic_exclusive_scan:
|
|
|
|
|
case nir_intrinsic_reduce:
|
|
|
|
|
case nir_intrinsic_load_ubo:
|
|
|
|
|
case nir_intrinsic_load_ssbo:
|
|
|
|
|
case nir_intrinsic_load_global:
|
|
|
|
|
case nir_intrinsic_vulkan_resource_index:
|
2020-12-07 15:05:40 +00:00
|
|
|
case nir_intrinsic_get_ssbo_size:
|
2020-09-03 12:36:58 +02:00
|
|
|
type = nir_dest_is_divergent(intrinsic->dest) ? RegType::vgpr : RegType::sgpr;
|
|
|
|
|
break;
|
|
|
|
|
case nir_intrinsic_load_view_index:
|
|
|
|
|
type = ctx->stage == fragment_fs ? RegType::vgpr : RegType::sgpr;
|
|
|
|
|
break;
|
|
|
|
|
default:
|
|
|
|
|
for (unsigned i = 0; i < nir_intrinsic_infos[intrinsic->intrinsic].num_srcs; i++) {
|
2020-10-08 15:11:12 +01:00
|
|
|
if (regclasses[intrinsic->src[i].ssa->index].type() == RegType::vgpr)
|
2020-09-03 12:36:58 +02:00
|
|
|
type = RegType::vgpr;
|
|
|
|
|
}
|
|
|
|
|
break;
|
|
|
|
|
}
|
|
|
|
|
RegClass rc = get_reg_class(ctx, type, intrinsic->dest.ssa.num_components, intrinsic->dest.ssa.bit_size);
|
2020-10-08 15:11:12 +01:00
|
|
|
regclasses[intrinsic->dest.ssa.index] = rc;
|
2020-04-06 11:15:00 +01:00
|
|
|
|
2020-09-03 12:36:58 +02:00
|
|
|
switch(intrinsic->intrinsic) {
|
|
|
|
|
case nir_intrinsic_load_barycentric_sample:
|
|
|
|
|
case nir_intrinsic_load_barycentric_pixel:
|
|
|
|
|
case nir_intrinsic_load_barycentric_centroid:
|
|
|
|
|
case nir_intrinsic_load_barycentric_at_sample:
|
|
|
|
|
case nir_intrinsic_load_barycentric_at_offset: {
|
|
|
|
|
glsl_interp_mode mode = (glsl_interp_mode)nir_intrinsic_interp_mode(intrinsic);
|
|
|
|
|
spi_ps_inputs |= get_interp_input(intrinsic->intrinsic, mode);
|
|
|
|
|
break;
|
|
|
|
|
}
|
|
|
|
|
case nir_intrinsic_load_barycentric_model:
|
|
|
|
|
spi_ps_inputs |= S_0286CC_PERSP_PULL_MODEL_ENA(1);
|
|
|
|
|
break;
|
|
|
|
|
case nir_intrinsic_load_front_face:
|
|
|
|
|
spi_ps_inputs |= S_0286CC_FRONT_FACE_ENA(1);
|
|
|
|
|
break;
|
|
|
|
|
case nir_intrinsic_load_frag_coord:
|
|
|
|
|
case nir_intrinsic_load_sample_pos: {
|
|
|
|
|
uint8_t mask = nir_ssa_def_components_read(&intrinsic->dest.ssa);
|
|
|
|
|
for (unsigned i = 0; i < 4; i++) {
|
|
|
|
|
if (mask & (1 << i))
|
|
|
|
|
spi_ps_inputs |= S_0286CC_POS_X_FLOAT_ENA(1) << i;
|
2020-04-06 11:15:00 +01:00
|
|
|
|
2020-09-03 12:36:58 +02:00
|
|
|
}
|
2020-12-10 21:47:23 +01:00
|
|
|
|
|
|
|
|
if (ctx->options->adjust_frag_coord_z &&
|
|
|
|
|
intrinsic->intrinsic == nir_intrinsic_load_frag_coord &&
|
|
|
|
|
G_0286CC_POS_Z_FLOAT_ENA(spi_ps_inputs)) {
|
|
|
|
|
/* Enable ancillary for adjusting gl_FragCoord.z for
|
|
|
|
|
* VRS due to a hw bug on some GFX10.3 chips.
|
|
|
|
|
*/
|
|
|
|
|
spi_ps_inputs |= S_0286CC_ANCILLARY_ENA(1);
|
|
|
|
|
}
|
2020-09-03 12:36:58 +02:00
|
|
|
break;
|
|
|
|
|
}
|
|
|
|
|
case nir_intrinsic_load_sample_id:
|
2020-11-23 16:01:00 +01:00
|
|
|
case nir_intrinsic_load_frag_shading_rate:
|
2020-09-03 12:36:58 +02:00
|
|
|
spi_ps_inputs |= S_0286CC_ANCILLARY_ENA(1);
|
|
|
|
|
break;
|
|
|
|
|
case nir_intrinsic_load_sample_mask_in:
|
|
|
|
|
spi_ps_inputs |= S_0286CC_ANCILLARY_ENA(1);
|
|
|
|
|
spi_ps_inputs |= S_0286CC_SAMPLE_COVERAGE_ENA(1);
|
|
|
|
|
break;
|
|
|
|
|
default:
|
|
|
|
|
break;
|
|
|
|
|
}
|
|
|
|
|
break;
|
|
|
|
|
}
|
|
|
|
|
case nir_instr_type_tex: {
|
|
|
|
|
nir_tex_instr* tex = nir_instr_as_tex(instr);
|
2020-10-20 16:56:29 +02:00
|
|
|
RegType type = nir_dest_is_divergent(tex->dest) ? RegType::vgpr : RegType::sgpr;
|
2020-04-06 11:15:00 +01:00
|
|
|
|
2020-09-03 12:36:58 +02:00
|
|
|
if (tex->op == nir_texop_texture_samples) {
|
|
|
|
|
assert(!tex->dest.ssa.divergent);
|
|
|
|
|
}
|
2020-10-20 16:56:29 +02:00
|
|
|
|
|
|
|
|
RegClass rc = get_reg_class(ctx, type, tex->dest.ssa.num_components,
|
|
|
|
|
tex->dest.ssa.bit_size);
|
2020-10-08 15:11:12 +01:00
|
|
|
regclasses[tex->dest.ssa.index] = rc;
|
2020-09-03 12:36:58 +02:00
|
|
|
break;
|
|
|
|
|
}
|
|
|
|
|
case nir_instr_type_parallel_copy: {
|
|
|
|
|
nir_foreach_parallel_copy_entry(entry, nir_instr_as_parallel_copy(instr)) {
|
2020-10-08 15:11:12 +01:00
|
|
|
regclasses[entry->dest.ssa.index] = regclasses[entry->src.ssa->index];
|
2020-09-03 12:36:58 +02:00
|
|
|
}
|
|
|
|
|
break;
|
|
|
|
|
}
|
|
|
|
|
case nir_instr_type_ssa_undef: {
|
|
|
|
|
unsigned num_components = nir_instr_as_ssa_undef(instr)->def.num_components;
|
|
|
|
|
unsigned bit_size = nir_instr_as_ssa_undef(instr)->def.bit_size;
|
|
|
|
|
RegClass rc = get_reg_class(ctx, RegType::sgpr, num_components, bit_size);
|
2020-10-08 15:11:12 +01:00
|
|
|
regclasses[nir_instr_as_ssa_undef(instr)->def.index] = rc;
|
2020-09-03 12:36:58 +02:00
|
|
|
break;
|
|
|
|
|
}
|
|
|
|
|
case nir_instr_type_phi: {
|
|
|
|
|
nir_phi_instr* phi = nir_instr_as_phi(instr);
|
2021-06-04 14:48:19 +02:00
|
|
|
RegType type = RegType::sgpr;
|
|
|
|
|
unsigned num_components = phi->dest.ssa.num_components;
|
|
|
|
|
assert((phi->dest.ssa.bit_size != 1 || num_components == 1) &&
|
|
|
|
|
"Multiple components not supported on boolean phis.");
|
2020-04-16 20:15:00 +01:00
|
|
|
|
2020-09-03 12:36:58 +02:00
|
|
|
if (nir_dest_is_divergent(phi->dest)) {
|
|
|
|
|
type = RegType::vgpr;
|
|
|
|
|
} else {
|
|
|
|
|
nir_foreach_phi_src (src, phi) {
|
2020-10-08 15:11:12 +01:00
|
|
|
if (regclasses[src->src.ssa->index].type() == RegType::vgpr)
|
2020-09-03 12:36:58 +02:00
|
|
|
type = RegType::vgpr;
|
|
|
|
|
}
|
|
|
|
|
}
|
2020-05-04 16:03:35 +02:00
|
|
|
|
2021-06-04 14:48:19 +02:00
|
|
|
RegClass rc = get_reg_class(ctx, type, num_components, phi->dest.ssa.bit_size);
|
|
|
|
|
if (rc != regclasses[phi->dest.ssa.index])
|
2020-09-03 12:36:58 +02:00
|
|
|
done = false;
|
2020-10-08 15:11:12 +01:00
|
|
|
regclasses[phi->dest.ssa.index] = rc;
|
2020-09-03 12:36:58 +02:00
|
|
|
break;
|
|
|
|
|
}
|
|
|
|
|
default:
|
|
|
|
|
break;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
}
|
2020-05-04 16:03:35 +02:00
|
|
|
}
|
|
|
|
|
|
2020-09-03 12:36:58 +02:00
|
|
|
if (G_0286CC_POS_W_FLOAT_ENA(spi_ps_inputs)) {
|
|
|
|
|
/* If POS_W_FLOAT (11) is enabled, at least one of PERSP_* must be enabled too */
|
|
|
|
|
spi_ps_inputs |= S_0286CC_PERSP_CENTER_ENA(1);
|
2019-11-15 11:31:03 +00:00
|
|
|
}
|
2020-07-22 22:00:57 -07:00
|
|
|
|
2020-09-03 12:36:58 +02:00
|
|
|
if (!(spi_ps_inputs & 0x7F)) {
|
|
|
|
|
/* At least one of PERSP_* (0xF) or LINEAR_* (0x70) must be enabled */
|
|
|
|
|
spi_ps_inputs |= S_0286CC_PERSP_CENTER_ENA(1);
|
2019-11-15 11:31:03 +00:00
|
|
|
}
|
|
|
|
|
|
2020-09-03 12:36:58 +02:00
|
|
|
ctx->program->config->spi_ps_input_ena = spi_ps_inputs;
|
|
|
|
|
ctx->program->config->spi_ps_input_addr = spi_ps_inputs;
|
2020-01-28 13:29:14 +00:00
|
|
|
|
2020-09-03 12:36:58 +02:00
|
|
|
ctx->cf_info.nir_to_aco.reset(nir_to_aco.release());
|
2019-11-15 11:31:03 +00:00
|
|
|
|
2020-09-03 12:36:58 +02:00
|
|
|
/* align and copy constant data */
|
|
|
|
|
while (ctx->program->constant_data.size() % 4u)
|
|
|
|
|
ctx->program->constant_data.push_back(0);
|
|
|
|
|
ctx->constant_data_offset = ctx->program->constant_data.size();
|
|
|
|
|
ctx->program->constant_data.insert(ctx->program->constant_data.end(),
|
|
|
|
|
(uint8_t*)shader->constant_data,
|
|
|
|
|
(uint8_t*)shader->constant_data + shader->constant_data_size);
|
2020-03-27 15:16:39 +01:00
|
|
|
}
|
|
|
|
|
|
2020-11-02 14:01:38 +01:00
|
|
|
void cleanup_context(isel_context *ctx)
|
|
|
|
|
{
|
|
|
|
|
_mesa_hash_table_destroy(ctx->range_ht, NULL);
|
|
|
|
|
}
|
|
|
|
|
|
2019-09-17 13:22:17 +02:00
|
|
|
isel_context
|
|
|
|
|
setup_isel_context(Program* program,
|
|
|
|
|
unsigned shader_count,
|
|
|
|
|
struct nir_shader *const *shaders,
|
|
|
|
|
ac_shader_config* config,
|
2019-11-15 11:31:03 +00:00
|
|
|
struct radv_shader_args *args,
|
|
|
|
|
bool is_gs_copy_shader)
|
2019-09-17 13:22:17 +02:00
|
|
|
{
|
2020-10-05 17:50:37 +02:00
|
|
|
SWStage sw_stage = SWStage::None;
|
2019-09-17 13:22:17 +02:00
|
|
|
for (unsigned i = 0; i < shader_count; i++) {
|
|
|
|
|
switch (shaders[i]->info.stage) {
|
|
|
|
|
case MESA_SHADER_VERTEX:
|
2020-10-05 17:50:37 +02:00
|
|
|
sw_stage = sw_stage | SWStage::VS;
|
2019-09-17 13:22:17 +02:00
|
|
|
break;
|
|
|
|
|
case MESA_SHADER_TESS_CTRL:
|
2020-10-05 17:50:37 +02:00
|
|
|
sw_stage = sw_stage | SWStage::TCS;
|
2019-09-17 13:22:17 +02:00
|
|
|
break;
|
|
|
|
|
case MESA_SHADER_TESS_EVAL:
|
2020-10-05 17:50:37 +02:00
|
|
|
sw_stage = sw_stage | SWStage::TES;
|
2019-09-17 13:22:17 +02:00
|
|
|
break;
|
|
|
|
|
case MESA_SHADER_GEOMETRY:
|
2020-10-05 17:50:37 +02:00
|
|
|
sw_stage = sw_stage | (is_gs_copy_shader ? SWStage::GSCopy : SWStage::GS);
|
2019-09-17 13:22:17 +02:00
|
|
|
break;
|
|
|
|
|
case MESA_SHADER_FRAGMENT:
|
2020-10-05 17:50:37 +02:00
|
|
|
sw_stage = sw_stage | SWStage::FS;
|
2019-09-17 13:22:17 +02:00
|
|
|
break;
|
|
|
|
|
case MESA_SHADER_COMPUTE:
|
2020-10-05 17:50:37 +02:00
|
|
|
sw_stage = sw_stage | SWStage::CS;
|
2019-09-17 13:22:17 +02:00
|
|
|
break;
|
|
|
|
|
default:
|
|
|
|
|
unreachable("Shader stage not implemented");
|
|
|
|
|
}
|
|
|
|
|
}
|
2019-10-14 17:46:02 +01:00
|
|
|
bool gfx9_plus = args->options->chip_class >= GFX9;
|
|
|
|
|
bool ngg = args->shader_info->is_ngg && args->options->chip_class >= GFX10;
|
2020-10-05 17:50:37 +02:00
|
|
|
HWStage hw_stage { };
|
|
|
|
|
if (sw_stage == SWStage::VS && args->shader_info->vs.as_es && !ngg)
|
|
|
|
|
hw_stage = HWStage::ES;
|
|
|
|
|
else if (sw_stage == SWStage::VS && !args->shader_info->vs.as_ls && !ngg)
|
|
|
|
|
hw_stage = HWStage::VS;
|
|
|
|
|
else if (sw_stage == SWStage::VS && ngg)
|
2020-10-07 18:21:48 +02:00
|
|
|
hw_stage = HWStage::NGG; /* GFX10/NGG: VS without GS uses the HW GS stage */
|
2020-10-05 17:50:37 +02:00
|
|
|
else if (sw_stage == SWStage::GS)
|
|
|
|
|
hw_stage = HWStage::GS;
|
|
|
|
|
else if (sw_stage == SWStage::FS)
|
|
|
|
|
hw_stage = HWStage::FS;
|
|
|
|
|
else if (sw_stage == SWStage::CS)
|
|
|
|
|
hw_stage = HWStage::CS;
|
|
|
|
|
else if (sw_stage == SWStage::GSCopy)
|
|
|
|
|
hw_stage = HWStage::VS;
|
|
|
|
|
else if (sw_stage == SWStage::VS_GS && gfx9_plus && !ngg)
|
|
|
|
|
hw_stage = HWStage::GS; /* GFX6-9: VS+GS merged into a GS (and GFX10/legacy) */
|
|
|
|
|
else if (sw_stage == SWStage::VS_GS && ngg)
|
2020-10-07 18:21:48 +02:00
|
|
|
hw_stage = HWStage::NGG; /* GFX10+: VS+GS merged into an NGG GS */
|
2020-10-05 17:50:37 +02:00
|
|
|
else if (sw_stage == SWStage::VS && args->shader_info->vs.as_ls)
|
|
|
|
|
hw_stage = HWStage::LS; /* GFX6-8: VS is a Local Shader, when tessellation is used */
|
|
|
|
|
else if (sw_stage == SWStage::TCS)
|
|
|
|
|
hw_stage = HWStage::HS; /* GFX6-8: TCS is a Hull Shader */
|
|
|
|
|
else if (sw_stage == SWStage::VS_TCS)
|
|
|
|
|
hw_stage = HWStage::HS; /* GFX9-10: VS+TCS merged into a Hull Shader */
|
|
|
|
|
else if (sw_stage == SWStage::TES && !args->shader_info->tes.as_es && !ngg)
|
|
|
|
|
hw_stage = HWStage::VS; /* GFX6-9: TES without GS uses the HW VS stage (and GFX10/legacy) */
|
|
|
|
|
else if (sw_stage == SWStage::TES && !args->shader_info->tes.as_es && ngg)
|
2020-10-07 18:21:48 +02:00
|
|
|
hw_stage = HWStage::NGG; /* GFX10/NGG: TES without GS */
|
2020-10-05 17:50:37 +02:00
|
|
|
else if (sw_stage == SWStage::TES && args->shader_info->tes.as_es && !ngg)
|
|
|
|
|
hw_stage = HWStage::ES; /* GFX6-8: TES is an Export Shader */
|
|
|
|
|
else if (sw_stage == SWStage::TES_GS && gfx9_plus && !ngg)
|
|
|
|
|
hw_stage = HWStage::GS; /* GFX9: TES+GS merged into a GS (and GFX10/legacy) */
|
|
|
|
|
else if (sw_stage == SWStage::TES_GS && ngg)
|
2020-10-07 18:21:48 +02:00
|
|
|
hw_stage = HWStage::NGG; /* GFX10+: TES+GS merged into an NGG GS */
|
2019-09-17 13:22:17 +02:00
|
|
|
else
|
|
|
|
|
unreachable("Shader stage not implemented");
|
|
|
|
|
|
2020-10-05 17:50:37 +02:00
|
|
|
init_program(program, Stage { hw_stage, sw_stage }, args->shader_info,
|
2021-02-01 15:14:01 +00:00
|
|
|
args->options->chip_class, args->options->family, args->options->wgp_mode, config);
|
2019-12-18 16:18:35 +00:00
|
|
|
|
2019-09-17 13:22:17 +02:00
|
|
|
isel_context ctx = {};
|
|
|
|
|
ctx.program = program;
|
2019-11-13 13:30:52 +01:00
|
|
|
ctx.args = args;
|
|
|
|
|
ctx.options = args->options;
|
2019-09-17 13:22:17 +02:00
|
|
|
ctx.stage = program->stage;
|
|
|
|
|
|
2020-03-12 16:28:48 +01:00
|
|
|
/* TODO: Check if we need to adjust min_waves for unknown workgroup sizes. */
|
2020-10-05 17:50:37 +02:00
|
|
|
if (program->stage.hw == HWStage::VS || program->stage.hw == HWStage::FS) {
|
2020-03-12 16:28:48 +01:00
|
|
|
/* PS and legacy VS have separate waves, no workgroups */
|
|
|
|
|
program->workgroup_size = program->wave_size;
|
|
|
|
|
} else if (program->stage == compute_cs) {
|
|
|
|
|
/* CS sets the workgroup size explicitly */
|
2021-05-05 12:24:44 -07:00
|
|
|
program->workgroup_size = shaders[0]->info.workgroup_size[0] *
|
|
|
|
|
shaders[0]->info.workgroup_size[1] *
|
|
|
|
|
shaders[0]->info.workgroup_size[2];
|
2020-10-05 17:50:37 +02:00
|
|
|
} else if (program->stage.hw == HWStage::ES || program->stage == geometry_gs) {
|
2020-03-12 16:28:48 +01:00
|
|
|
/* Unmerged ESGS operate in workgroups if on-chip GS (LDS rings) are enabled on GFX7-8 (not implemented in Mesa) */
|
|
|
|
|
program->workgroup_size = program->wave_size;
|
2020-10-05 17:50:37 +02:00
|
|
|
} else if (program->stage.hw == HWStage::GS) {
|
2020-03-12 16:28:48 +01:00
|
|
|
/* If on-chip GS (LDS rings) are enabled on GFX9 or later, merged GS operates in workgroups */
|
2020-04-27 19:51:40 +02:00
|
|
|
assert(program->chip_class >= GFX9);
|
|
|
|
|
uint32_t es_verts_per_subgrp = G_028A44_ES_VERTS_PER_SUBGRP(program->info->gs_ring_info.vgt_gs_onchip_cntl);
|
|
|
|
|
uint32_t gs_instr_prims_in_subgrp = G_028A44_GS_INST_PRIMS_IN_SUBGRP(program->info->gs_ring_info.vgt_gs_onchip_cntl);
|
|
|
|
|
uint32_t workgroup_size = MAX2(es_verts_per_subgrp, gs_instr_prims_in_subgrp);
|
|
|
|
|
program->workgroup_size = MAX2(MIN2(workgroup_size, 256), 1);
|
2020-03-12 16:28:48 +01:00
|
|
|
} else if (program->stage == vertex_ls) {
|
|
|
|
|
/* Unmerged LS operates in workgroups */
|
|
|
|
|
program->workgroup_size = UINT_MAX; /* TODO: probably tcs_num_patches * tcs_vertices_in, but those are not plumbed to ACO for LS */
|
|
|
|
|
} else if (program->stage == tess_control_hs) {
|
|
|
|
|
/* Unmerged HS operates in workgroups, size is determined by the output vertices */
|
2020-07-02 13:37:10 +01:00
|
|
|
setup_tcs_info(&ctx, shaders[0], NULL);
|
2020-03-12 16:28:48 +01:00
|
|
|
program->workgroup_size = ctx.tcs_num_patches * shaders[0]->info.tess.tcs_vertices_out;
|
|
|
|
|
} else if (program->stage == vertex_tess_control_hs) {
|
|
|
|
|
/* Merged LSHS operates in workgroups, but can still have a different number of LS and HS invocations */
|
2020-07-02 13:37:10 +01:00
|
|
|
setup_tcs_info(&ctx, shaders[1], shaders[0]);
|
2020-03-12 16:28:48 +01:00
|
|
|
program->workgroup_size = ctx.tcs_num_patches * MAX2(shaders[1]->info.tess.tcs_vertices_out, ctx.args->options->key.tcs.input_vertices);
|
2020-10-07 18:21:48 +02:00
|
|
|
} else if (program->stage.hw == HWStage::NGG) {
|
2020-10-05 15:30:18 +02:00
|
|
|
gfx10_ngg_info &ngg_info = args->shader_info->ngg_info;
|
2020-10-15 10:33:18 +02:00
|
|
|
unsigned num_gs_invocations = (program->stage.has(SWStage::GS)) ? MAX2(shaders[1]->info.gs.invocations, 1) : 1;
|
2020-10-05 15:30:18 +02:00
|
|
|
|
2020-10-15 10:33:18 +02:00
|
|
|
/* Max ES (SW VS/TES) threads */
|
2020-10-05 15:30:18 +02:00
|
|
|
uint32_t max_esverts = ngg_info.hw_max_esverts;
|
|
|
|
|
/* Max GS input primitives = max GS threads */
|
2020-10-15 10:33:18 +02:00
|
|
|
uint32_t max_gs_input_prims = ngg_info.max_gsprims * num_gs_invocations;
|
2020-10-05 15:30:18 +02:00
|
|
|
/* Maximum output vertices -- each thread can export only 1 vertex */
|
|
|
|
|
uint32_t max_out_vtx = ngg_info.max_out_verts;
|
|
|
|
|
/* Maximum output primitives -- each thread can export only 1 or 0 primitive */
|
2020-10-15 10:33:18 +02:00
|
|
|
uint32_t max_out_prm = ngg_info.max_gsprims * num_gs_invocations * ngg_info.prim_amp_factor;
|
2020-10-05 15:30:18 +02:00
|
|
|
|
|
|
|
|
program->workgroup_size = MAX4(max_esverts, max_gs_input_prims, max_out_vtx, max_out_prm);
|
2020-03-12 16:28:48 +01:00
|
|
|
} else {
|
|
|
|
|
unreachable("Unsupported shader stage.");
|
2020-03-26 17:17:38 +01:00
|
|
|
}
|
|
|
|
|
|
2020-03-12 16:28:48 +01:00
|
|
|
calc_min_waves(program);
|
|
|
|
|
|
2019-11-15 11:31:03 +00:00
|
|
|
unsigned scratch_size = 0;
|
|
|
|
|
if (program->stage == gs_copy_vs) {
|
|
|
|
|
assert(shader_count == 1);
|
|
|
|
|
setup_vs_output_info(&ctx, shaders[0], false, true, &args->shader_info->vs.outinfo);
|
|
|
|
|
} else {
|
|
|
|
|
for (unsigned i = 0; i < shader_count; i++) {
|
|
|
|
|
nir_shader *nir = shaders[i];
|
|
|
|
|
setup_nir(&ctx, nir);
|
2019-09-26 12:08:13 +02:00
|
|
|
}
|
2019-09-17 13:22:17 +02:00
|
|
|
|
2019-11-15 11:31:03 +00:00
|
|
|
for (unsigned i = 0; i < shader_count; i++)
|
|
|
|
|
scratch_size = std::max(scratch_size, shaders[i]->scratch_size);
|
2019-09-17 13:22:17 +02:00
|
|
|
}
|
|
|
|
|
|
2019-10-31 10:06:43 +01:00
|
|
|
ctx.program->config->scratch_bytes_per_wave = align(scratch_size * ctx.program->wave_size, 1024);
|
2019-09-17 13:22:17 +02:00
|
|
|
|
|
|
|
|
ctx.block = ctx.program->create_and_insert_block();
|
|
|
|
|
ctx.block->kind = block_kind_top_level;
|
|
|
|
|
|
|
|
|
|
return ctx;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
}
|