2016-03-25 10:23:25 -07:00
|
|
|
/*
|
|
|
|
|
* Copyright © 2015 Intel Corporation
|
|
|
|
|
*
|
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
|
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
|
|
|
* to deal in the Software without restriction, including without limitation
|
|
|
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
|
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
|
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
|
|
|
*
|
|
|
|
|
* The above copyright notice and this permission notice (including the next
|
|
|
|
|
* paragraph) shall be included in all copies or substantial portions of the
|
|
|
|
|
* Software.
|
|
|
|
|
*
|
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
|
|
|
|
|
* FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
|
|
|
|
|
* IN THE SOFTWARE.
|
|
|
|
|
*/
|
|
|
|
|
|
|
|
|
|
#include "nir.h"
|
2020-03-13 10:14:37 +01:00
|
|
|
#include "nir_deref.h"
|
2018-04-08 13:13:08 -04:00
|
|
|
#include "main/menums.h"
|
2016-03-25 10:23:25 -07:00
|
|
|
|
2022-04-26 17:12:07 +02:00
|
|
|
#include "util/set.h"
|
|
|
|
|
|
2020-09-16 02:31:58 -04:00
|
|
|
static bool
|
|
|
|
|
src_is_invocation_id(const nir_src *src)
|
|
|
|
|
{
|
|
|
|
|
assert(src->is_ssa);
|
2022-11-07 15:02:53 +00:00
|
|
|
nir_ssa_scalar s = nir_ssa_scalar_resolved(src->ssa, 0);
|
|
|
|
|
return s.def->parent_instr->type == nir_instr_type_intrinsic &&
|
|
|
|
|
nir_instr_as_intrinsic(s.def->parent_instr)->intrinsic ==
|
|
|
|
|
nir_intrinsic_load_invocation_id;
|
2020-09-16 02:31:58 -04:00
|
|
|
}
|
|
|
|
|
|
2022-05-26 19:03:19 +02:00
|
|
|
static bool
|
|
|
|
|
src_is_local_invocation_index(const nir_src *src)
|
|
|
|
|
{
|
|
|
|
|
assert(src->is_ssa);
|
2022-11-07 15:02:53 +00:00
|
|
|
nir_ssa_scalar s = nir_ssa_scalar_resolved(src->ssa, 0);
|
|
|
|
|
return s.def->parent_instr->type == nir_instr_type_intrinsic &&
|
|
|
|
|
nir_instr_as_intrinsic(s.def->parent_instr)->intrinsic ==
|
|
|
|
|
nir_intrinsic_load_local_invocation_index;
|
2022-05-26 19:03:19 +02:00
|
|
|
}
|
|
|
|
|
|
2020-03-13 10:14:37 +01:00
|
|
|
static void
|
|
|
|
|
get_deref_info(nir_shader *shader, nir_variable *var, nir_deref_instr *deref,
|
|
|
|
|
bool *cross_invocation, bool *indirect)
|
|
|
|
|
{
|
|
|
|
|
*cross_invocation = false;
|
|
|
|
|
*indirect = false;
|
|
|
|
|
|
2021-04-29 15:12:24 -07:00
|
|
|
const bool is_arrayed = nir_is_arrayed_io(var, shader->info.stage);
|
2020-03-13 10:14:37 +01:00
|
|
|
|
|
|
|
|
nir_deref_path path;
|
|
|
|
|
nir_deref_path_init(&path, deref, NULL);
|
|
|
|
|
assert(path.path[0]->deref_type == nir_deref_type_var);
|
|
|
|
|
nir_deref_instr **p = &path.path[1];
|
|
|
|
|
|
|
|
|
|
/* Vertex index is the outermost array index. */
|
2021-04-29 15:12:24 -07:00
|
|
|
if (is_arrayed) {
|
2020-03-13 10:14:37 +01:00
|
|
|
assert((*p)->deref_type == nir_deref_type_array);
|
2022-05-26 19:03:19 +02:00
|
|
|
if (shader->info.stage == MESA_SHADER_TESS_CTRL)
|
|
|
|
|
*cross_invocation = !src_is_invocation_id(&(*p)->arr.index);
|
|
|
|
|
else if (shader->info.stage == MESA_SHADER_MESH)
|
|
|
|
|
*cross_invocation = !src_is_local_invocation_index(&(*p)->arr.index);
|
2020-03-13 10:14:37 +01:00
|
|
|
p++;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* We always lower indirect dereferences for "compact" array vars. */
|
|
|
|
|
if (!path.path[0]->var->data.compact) {
|
|
|
|
|
/* Non-compact array vars: find out if they are indirect. */
|
|
|
|
|
for (; *p; p++) {
|
|
|
|
|
if ((*p)->deref_type == nir_deref_type_array) {
|
|
|
|
|
*indirect |= !nir_src_is_const((*p)->arr.index);
|
|
|
|
|
} else if ((*p)->deref_type == nir_deref_type_struct) {
|
|
|
|
|
/* Struct indices are always constant. */
|
|
|
|
|
} else {
|
|
|
|
|
unreachable("Unsupported deref type");
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
nir_deref_path_finish(&path);
|
|
|
|
|
}
|
|
|
|
|
|
2016-10-27 12:21:52 +11:00
|
|
|
static void
|
2017-11-14 15:10:44 +10:00
|
|
|
set_io_mask(nir_shader *shader, nir_variable *var, int offset, int len,
|
2020-03-13 10:14:37 +01:00
|
|
|
nir_deref_instr *deref, bool is_output_read)
|
2016-10-27 12:21:52 +11:00
|
|
|
{
|
|
|
|
|
for (int i = 0; i < len; i++) {
|
2022-03-16 16:58:02 +11:00
|
|
|
/* Varyings might not have been assigned values yet so abort. */
|
|
|
|
|
if (var->data.location == -1)
|
|
|
|
|
return;
|
2016-10-27 12:21:52 +11:00
|
|
|
|
|
|
|
|
int idx = var->data.location + offset + i;
|
|
|
|
|
bool is_patch_generic = var->data.patch &&
|
|
|
|
|
idx != VARYING_SLOT_TESS_LEVEL_INNER &&
|
|
|
|
|
idx != VARYING_SLOT_TESS_LEVEL_OUTER &&
|
|
|
|
|
idx != VARYING_SLOT_BOUNDING_BOX0 &&
|
|
|
|
|
idx != VARYING_SLOT_BOUNDING_BOX1;
|
|
|
|
|
uint64_t bitfield;
|
|
|
|
|
|
|
|
|
|
if (is_patch_generic) {
|
2022-03-16 16:58:02 +11:00
|
|
|
/* Varyings might still have temp locations so abort */
|
|
|
|
|
if (idx < VARYING_SLOT_PATCH0 || idx >= VARYING_SLOT_TESS_MAX)
|
|
|
|
|
return;
|
|
|
|
|
|
2016-10-27 12:21:52 +11:00
|
|
|
bitfield = BITFIELD64_BIT(idx - VARYING_SLOT_PATCH0);
|
|
|
|
|
}
|
|
|
|
|
else {
|
2022-03-16 16:58:02 +11:00
|
|
|
/* Varyings might still have temp locations so abort */
|
|
|
|
|
if (idx >= VARYING_SLOT_MAX)
|
|
|
|
|
return;
|
|
|
|
|
|
2016-10-27 12:21:52 +11:00
|
|
|
bitfield = BITFIELD64_BIT(idx);
|
|
|
|
|
}
|
|
|
|
|
|
2020-03-13 10:14:37 +01:00
|
|
|
bool cross_invocation;
|
|
|
|
|
bool indirect;
|
|
|
|
|
get_deref_info(shader, var, deref, &cross_invocation, &indirect);
|
|
|
|
|
|
2016-10-27 12:21:52 +11:00
|
|
|
if (var->data.mode == nir_var_shader_in) {
|
2020-03-13 10:14:37 +01:00
|
|
|
if (is_patch_generic) {
|
2017-05-08 09:20:21 -07:00
|
|
|
shader->info.patch_inputs_read |= bitfield;
|
2020-03-13 10:14:37 +01:00
|
|
|
if (indirect)
|
|
|
|
|
shader->info.patch_inputs_read_indirectly |= bitfield;
|
|
|
|
|
} else {
|
2017-05-08 09:20:21 -07:00
|
|
|
shader->info.inputs_read |= bitfield;
|
2020-03-13 10:14:37 +01:00
|
|
|
if (indirect)
|
|
|
|
|
shader->info.inputs_read_indirectly |= bitfield;
|
|
|
|
|
}
|
|
|
|
|
|
2020-03-31 16:40:57 -07:00
|
|
|
if (cross_invocation && shader->info.stage == MESA_SHADER_TESS_CTRL)
|
2020-03-13 10:14:37 +01:00
|
|
|
shader->info.tess.tcs_cross_invocation_inputs_read |= bitfield;
|
2016-10-27 12:21:52 +11:00
|
|
|
|
2017-09-14 19:52:38 -07:00
|
|
|
if (shader->info.stage == MESA_SHADER_FRAGMENT) {
|
2017-05-08 09:20:21 -07:00
|
|
|
shader->info.fs.uses_sample_qualifier |= var->data.sample;
|
2016-10-27 12:21:52 +11:00
|
|
|
}
|
|
|
|
|
} else {
|
|
|
|
|
assert(var->data.mode == nir_var_shader_out);
|
2017-11-14 15:10:44 +10:00
|
|
|
if (is_output_read) {
|
|
|
|
|
if (is_patch_generic) {
|
|
|
|
|
shader->info.patch_outputs_read |= bitfield;
|
2020-03-13 10:14:37 +01:00
|
|
|
if (indirect)
|
|
|
|
|
shader->info.patch_outputs_accessed_indirectly |= bitfield;
|
2017-11-14 15:10:44 +10:00
|
|
|
} else {
|
|
|
|
|
shader->info.outputs_read |= bitfield;
|
2020-03-13 10:14:37 +01:00
|
|
|
if (indirect)
|
|
|
|
|
shader->info.outputs_accessed_indirectly |= bitfield;
|
2017-11-14 15:10:44 +10:00
|
|
|
}
|
2020-03-13 10:14:37 +01:00
|
|
|
|
2020-03-31 16:40:57 -07:00
|
|
|
if (cross_invocation && shader->info.stage == MESA_SHADER_TESS_CTRL)
|
2020-03-13 10:14:37 +01:00
|
|
|
shader->info.tess.tcs_cross_invocation_outputs_read |= bitfield;
|
2017-11-14 15:10:44 +10:00
|
|
|
} else {
|
2020-03-13 10:14:37 +01:00
|
|
|
if (is_patch_generic) {
|
|
|
|
|
shader->info.patch_outputs_written |= bitfield;
|
|
|
|
|
if (indirect)
|
|
|
|
|
shader->info.patch_outputs_accessed_indirectly |= bitfield;
|
|
|
|
|
} else if (!var->data.read_only) {
|
|
|
|
|
shader->info.outputs_written |= bitfield;
|
|
|
|
|
if (indirect)
|
|
|
|
|
shader->info.outputs_accessed_indirectly |= bitfield;
|
|
|
|
|
}
|
|
|
|
|
}
|
2017-11-14 15:10:44 +10:00
|
|
|
|
2022-05-26 19:03:19 +02:00
|
|
|
if (cross_invocation && shader->info.stage == MESA_SHADER_MESH)
|
|
|
|
|
shader->info.mesh.ms_cross_invocation_output_access |= bitfield;
|
2016-10-27 12:21:52 +11:00
|
|
|
|
2020-09-17 20:25:22 -04:00
|
|
|
if (var->data.fb_fetch_output) {
|
2017-05-08 09:20:21 -07:00
|
|
|
shader->info.outputs_read |= bitfield;
|
2020-09-17 20:25:22 -04:00
|
|
|
if (shader->info.stage == MESA_SHADER_FRAGMENT)
|
|
|
|
|
shader->info.fs.uses_fbfetch_output = true;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
if (shader->info.stage == MESA_SHADER_FRAGMENT &&
|
|
|
|
|
!is_output_read && var->data.index == 1)
|
|
|
|
|
shader->info.fs.color_is_dual_source = true;
|
2016-10-27 12:21:52 +11:00
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/**
|
|
|
|
|
* Mark an entire variable as used. Caller must ensure that the variable
|
|
|
|
|
* represents a shader input or output.
|
|
|
|
|
*/
|
|
|
|
|
static void
|
2020-03-13 10:14:37 +01:00
|
|
|
mark_whole_variable(nir_shader *shader, nir_variable *var,
|
|
|
|
|
nir_deref_instr *deref, bool is_output_read)
|
2016-10-27 12:21:52 +11:00
|
|
|
{
|
|
|
|
|
const struct glsl_type *type = var->type;
|
|
|
|
|
|
2021-10-21 11:24:20 +02:00
|
|
|
if (nir_is_arrayed_io(var, shader->info.stage) ||
|
|
|
|
|
/* For NV_mesh_shader. */
|
|
|
|
|
(shader->info.stage == MESA_SHADER_MESH &&
|
2022-02-23 15:01:05 +01:00
|
|
|
var->data.location == VARYING_SLOT_PRIMITIVE_INDICES &&
|
|
|
|
|
!var->data.per_primitive)) {
|
2016-10-27 12:21:52 +11:00
|
|
|
assert(glsl_type_is_array(type));
|
|
|
|
|
type = glsl_get_array_element(type);
|
|
|
|
|
}
|
|
|
|
|
|
2020-02-11 14:41:05 -08:00
|
|
|
if (var->data.per_view) {
|
|
|
|
|
assert(glsl_type_is_array(type));
|
|
|
|
|
type = glsl_get_array_element(type);
|
|
|
|
|
}
|
|
|
|
|
|
2016-10-03 20:32:22 -07:00
|
|
|
const unsigned slots =
|
|
|
|
|
var->data.compact ? DIV_ROUND_UP(glsl_get_length(type), 4)
|
2018-08-31 07:35:17 -05:00
|
|
|
: glsl_count_attribute_slots(type, false);
|
2016-10-03 20:32:22 -07:00
|
|
|
|
2020-03-13 10:14:37 +01:00
|
|
|
set_io_mask(shader, var, 0, slots, deref, is_output_read);
|
2016-10-27 12:21:52 +11:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static unsigned
|
2021-10-21 11:24:20 +02:00
|
|
|
get_io_offset(nir_deref_instr *deref, nir_variable *var, bool is_arrayed,
|
|
|
|
|
bool skip_non_arrayed)
|
2016-10-27 12:21:52 +11:00
|
|
|
{
|
2021-04-02 10:17:25 +01:00
|
|
|
if (var->data.compact) {
|
2022-03-02 11:33:03 -05:00
|
|
|
if (deref->deref_type == nir_deref_type_var) {
|
|
|
|
|
assert(glsl_type_is_array(var->type));
|
|
|
|
|
return 0;
|
|
|
|
|
}
|
2021-04-02 10:17:25 +01:00
|
|
|
assert(deref->deref_type == nir_deref_type_array);
|
|
|
|
|
return nir_src_is_const(deref->arr.index) ?
|
|
|
|
|
(nir_src_as_uint(deref->arr.index) + var->data.location_frac) / 4u :
|
|
|
|
|
(unsigned)-1;
|
|
|
|
|
}
|
|
|
|
|
|
2016-10-27 12:21:52 +11:00
|
|
|
unsigned offset = 0;
|
|
|
|
|
|
2018-03-26 15:53:17 -07:00
|
|
|
for (nir_deref_instr *d = deref; d; d = nir_deref_instr_parent(d)) {
|
|
|
|
|
if (d->deref_type == nir_deref_type_array) {
|
2021-04-29 15:12:24 -07:00
|
|
|
if (is_arrayed && nir_deref_instr_parent(d)->deref_type == nir_deref_type_var)
|
2020-03-11 20:22:38 +00:00
|
|
|
break;
|
|
|
|
|
|
2021-10-21 11:24:20 +02:00
|
|
|
if (!is_arrayed && skip_non_arrayed)
|
|
|
|
|
break;
|
|
|
|
|
|
2018-10-20 09:10:02 -05:00
|
|
|
if (!nir_src_is_const(d->arr.index))
|
2016-10-27 12:21:52 +11:00
|
|
|
return -1;
|
|
|
|
|
|
2021-04-02 10:17:25 +01:00
|
|
|
offset += glsl_count_attribute_slots(d->type, false) *
|
|
|
|
|
nir_src_as_uint(d->arr.index);
|
2021-01-06 15:24:26 +00:00
|
|
|
} else if (d->deref_type == nir_deref_type_struct) {
|
|
|
|
|
const struct glsl_type *parent_type = nir_deref_instr_parent(d)->type;
|
|
|
|
|
for (unsigned i = 0; i < d->strct.index; i++) {
|
|
|
|
|
const struct glsl_type *field_type = glsl_get_struct_field(parent_type, i);
|
|
|
|
|
offset += glsl_count_attribute_slots(field_type, false);
|
|
|
|
|
}
|
2016-10-27 12:21:52 +11:00
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
return offset;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/**
|
|
|
|
|
* Try to mark a portion of the given varying as used. Caller must ensure
|
|
|
|
|
* that the variable represents a shader input or output.
|
|
|
|
|
*
|
|
|
|
|
* If the index can't be interpreted as a constant, or some other problem
|
|
|
|
|
* occurs, then nothing will be marked and false will be returned.
|
|
|
|
|
*/
|
|
|
|
|
static bool
|
2018-03-26 15:53:17 -07:00
|
|
|
try_mask_partial_io(nir_shader *shader, nir_variable *var,
|
|
|
|
|
nir_deref_instr *deref, bool is_output_read)
|
2016-10-27 12:21:52 +11:00
|
|
|
{
|
|
|
|
|
const struct glsl_type *type = var->type;
|
2021-04-29 15:12:24 -07:00
|
|
|
bool is_arrayed = nir_is_arrayed_io(var, shader->info.stage);
|
2021-10-21 11:24:20 +02:00
|
|
|
bool skip_non_arrayed = shader->info.stage == MESA_SHADER_MESH;
|
2016-10-27 12:21:52 +11:00
|
|
|
|
2021-04-29 15:12:24 -07:00
|
|
|
if (is_arrayed) {
|
2016-10-27 12:21:52 +11:00
|
|
|
assert(glsl_type_is_array(type));
|
|
|
|
|
type = glsl_get_array_element(type);
|
|
|
|
|
}
|
|
|
|
|
|
2020-02-11 14:41:05 -08:00
|
|
|
/* Per view variables will be considered as a whole. */
|
|
|
|
|
if (var->data.per_view)
|
|
|
|
|
return false;
|
|
|
|
|
|
2021-10-21 11:24:20 +02:00
|
|
|
unsigned offset = get_io_offset(deref, var, is_arrayed, skip_non_arrayed);
|
2016-10-27 12:21:52 +11:00
|
|
|
if (offset == -1)
|
|
|
|
|
return false;
|
|
|
|
|
|
2021-01-06 15:24:26 +00:00
|
|
|
const unsigned slots =
|
|
|
|
|
var->data.compact ? DIV_ROUND_UP(glsl_get_length(type), 4)
|
|
|
|
|
: glsl_count_attribute_slots(type, false);
|
2016-10-27 12:21:52 +11:00
|
|
|
|
2021-01-06 15:24:26 +00:00
|
|
|
if (offset >= slots) {
|
2016-10-27 12:21:52 +11:00
|
|
|
/* Constant index outside the bounds of the matrix/array. This could
|
|
|
|
|
* arise as a result of constant folding of a legal GLSL program.
|
|
|
|
|
*
|
|
|
|
|
* Even though the spec says that indexing outside the bounds of a
|
|
|
|
|
* matrix/array results in undefined behaviour, we don't want to pass
|
|
|
|
|
* out-of-range values to set_io_mask() (since this could result in
|
|
|
|
|
* slots that don't exist being marked as used), so just let the caller
|
|
|
|
|
* mark the whole variable as used.
|
|
|
|
|
*/
|
|
|
|
|
return false;
|
|
|
|
|
}
|
|
|
|
|
|
2021-01-06 15:24:26 +00:00
|
|
|
unsigned len = glsl_count_attribute_slots(deref->type, false);
|
|
|
|
|
set_io_mask(shader, var, offset, len, deref, is_output_read);
|
2016-10-27 12:21:52 +11:00
|
|
|
return true;
|
|
|
|
|
}
|
|
|
|
|
|
2020-11-13 00:14:04 -06:00
|
|
|
/** Returns true if the given intrinsic writes external memory
|
|
|
|
|
*
|
|
|
|
|
* Only returns true for writes to globally visible memory, not scratch and
|
|
|
|
|
* not shared.
|
|
|
|
|
*/
|
|
|
|
|
bool
|
|
|
|
|
nir_intrinsic_writes_external_memory(const nir_intrinsic_instr *instr)
|
2020-05-05 08:57:12 -07:00
|
|
|
{
|
2020-11-13 00:14:04 -06:00
|
|
|
switch (instr->intrinsic) {
|
|
|
|
|
case nir_intrinsic_atomic_counter_inc:
|
|
|
|
|
case nir_intrinsic_atomic_counter_inc_deref:
|
|
|
|
|
case nir_intrinsic_atomic_counter_add:
|
|
|
|
|
case nir_intrinsic_atomic_counter_add_deref:
|
|
|
|
|
case nir_intrinsic_atomic_counter_pre_dec:
|
|
|
|
|
case nir_intrinsic_atomic_counter_pre_dec_deref:
|
|
|
|
|
case nir_intrinsic_atomic_counter_post_dec:
|
|
|
|
|
case nir_intrinsic_atomic_counter_post_dec_deref:
|
|
|
|
|
case nir_intrinsic_atomic_counter_min:
|
|
|
|
|
case nir_intrinsic_atomic_counter_min_deref:
|
|
|
|
|
case nir_intrinsic_atomic_counter_max:
|
|
|
|
|
case nir_intrinsic_atomic_counter_max_deref:
|
|
|
|
|
case nir_intrinsic_atomic_counter_and:
|
|
|
|
|
case nir_intrinsic_atomic_counter_and_deref:
|
|
|
|
|
case nir_intrinsic_atomic_counter_or:
|
|
|
|
|
case nir_intrinsic_atomic_counter_or_deref:
|
|
|
|
|
case nir_intrinsic_atomic_counter_xor:
|
|
|
|
|
case nir_intrinsic_atomic_counter_xor_deref:
|
|
|
|
|
case nir_intrinsic_atomic_counter_exchange:
|
|
|
|
|
case nir_intrinsic_atomic_counter_exchange_deref:
|
|
|
|
|
case nir_intrinsic_atomic_counter_comp_swap:
|
|
|
|
|
case nir_intrinsic_atomic_counter_comp_swap_deref:
|
|
|
|
|
case nir_intrinsic_bindless_image_atomic_add:
|
|
|
|
|
case nir_intrinsic_bindless_image_atomic_and:
|
|
|
|
|
case nir_intrinsic_bindless_image_atomic_comp_swap:
|
|
|
|
|
case nir_intrinsic_bindless_image_atomic_dec_wrap:
|
|
|
|
|
case nir_intrinsic_bindless_image_atomic_exchange:
|
|
|
|
|
case nir_intrinsic_bindless_image_atomic_fadd:
|
|
|
|
|
case nir_intrinsic_bindless_image_atomic_imax:
|
|
|
|
|
case nir_intrinsic_bindless_image_atomic_imin:
|
|
|
|
|
case nir_intrinsic_bindless_image_atomic_inc_wrap:
|
|
|
|
|
case nir_intrinsic_bindless_image_atomic_or:
|
|
|
|
|
case nir_intrinsic_bindless_image_atomic_umax:
|
|
|
|
|
case nir_intrinsic_bindless_image_atomic_umin:
|
|
|
|
|
case nir_intrinsic_bindless_image_atomic_xor:
|
|
|
|
|
case nir_intrinsic_bindless_image_store:
|
|
|
|
|
case nir_intrinsic_bindless_image_store_raw_intel:
|
|
|
|
|
case nir_intrinsic_global_atomic_add:
|
|
|
|
|
case nir_intrinsic_global_atomic_and:
|
|
|
|
|
case nir_intrinsic_global_atomic_comp_swap:
|
|
|
|
|
case nir_intrinsic_global_atomic_exchange:
|
|
|
|
|
case nir_intrinsic_global_atomic_fadd:
|
|
|
|
|
case nir_intrinsic_global_atomic_fcomp_swap:
|
|
|
|
|
case nir_intrinsic_global_atomic_fmax:
|
|
|
|
|
case nir_intrinsic_global_atomic_fmin:
|
|
|
|
|
case nir_intrinsic_global_atomic_imax:
|
|
|
|
|
case nir_intrinsic_global_atomic_imin:
|
|
|
|
|
case nir_intrinsic_global_atomic_or:
|
|
|
|
|
case nir_intrinsic_global_atomic_umax:
|
|
|
|
|
case nir_intrinsic_global_atomic_umin:
|
|
|
|
|
case nir_intrinsic_global_atomic_xor:
|
2021-07-26 13:50:03 +03:00
|
|
|
case nir_intrinsic_global_atomic_add_ir3:
|
|
|
|
|
case nir_intrinsic_global_atomic_and_ir3:
|
|
|
|
|
case nir_intrinsic_global_atomic_comp_swap_ir3:
|
|
|
|
|
case nir_intrinsic_global_atomic_exchange_ir3:
|
|
|
|
|
case nir_intrinsic_global_atomic_imax_ir3:
|
|
|
|
|
case nir_intrinsic_global_atomic_imin_ir3:
|
|
|
|
|
case nir_intrinsic_global_atomic_or_ir3:
|
|
|
|
|
case nir_intrinsic_global_atomic_umax_ir3:
|
|
|
|
|
case nir_intrinsic_global_atomic_umin_ir3:
|
|
|
|
|
case nir_intrinsic_global_atomic_xor_ir3:
|
2020-11-13 00:14:04 -06:00
|
|
|
case nir_intrinsic_image_atomic_add:
|
|
|
|
|
case nir_intrinsic_image_atomic_and:
|
|
|
|
|
case nir_intrinsic_image_atomic_comp_swap:
|
|
|
|
|
case nir_intrinsic_image_atomic_dec_wrap:
|
|
|
|
|
case nir_intrinsic_image_atomic_exchange:
|
|
|
|
|
case nir_intrinsic_image_atomic_fadd:
|
|
|
|
|
case nir_intrinsic_image_atomic_imax:
|
|
|
|
|
case nir_intrinsic_image_atomic_imin:
|
|
|
|
|
case nir_intrinsic_image_atomic_inc_wrap:
|
|
|
|
|
case nir_intrinsic_image_atomic_or:
|
|
|
|
|
case nir_intrinsic_image_atomic_umax:
|
|
|
|
|
case nir_intrinsic_image_atomic_umin:
|
|
|
|
|
case nir_intrinsic_image_atomic_xor:
|
|
|
|
|
case nir_intrinsic_image_deref_atomic_add:
|
|
|
|
|
case nir_intrinsic_image_deref_atomic_and:
|
|
|
|
|
case nir_intrinsic_image_deref_atomic_comp_swap:
|
|
|
|
|
case nir_intrinsic_image_deref_atomic_dec_wrap:
|
|
|
|
|
case nir_intrinsic_image_deref_atomic_exchange:
|
|
|
|
|
case nir_intrinsic_image_deref_atomic_fadd:
|
|
|
|
|
case nir_intrinsic_image_deref_atomic_imax:
|
|
|
|
|
case nir_intrinsic_image_deref_atomic_imin:
|
|
|
|
|
case nir_intrinsic_image_deref_atomic_inc_wrap:
|
|
|
|
|
case nir_intrinsic_image_deref_atomic_or:
|
|
|
|
|
case nir_intrinsic_image_deref_atomic_umax:
|
|
|
|
|
case nir_intrinsic_image_deref_atomic_umin:
|
|
|
|
|
case nir_intrinsic_image_deref_atomic_xor:
|
|
|
|
|
case nir_intrinsic_image_deref_store:
|
|
|
|
|
case nir_intrinsic_image_deref_store_raw_intel:
|
|
|
|
|
case nir_intrinsic_image_store:
|
|
|
|
|
case nir_intrinsic_image_store_raw_intel:
|
|
|
|
|
case nir_intrinsic_ssbo_atomic_add:
|
|
|
|
|
case nir_intrinsic_ssbo_atomic_add_ir3:
|
|
|
|
|
case nir_intrinsic_ssbo_atomic_and:
|
|
|
|
|
case nir_intrinsic_ssbo_atomic_and_ir3:
|
|
|
|
|
case nir_intrinsic_ssbo_atomic_comp_swap:
|
|
|
|
|
case nir_intrinsic_ssbo_atomic_comp_swap_ir3:
|
|
|
|
|
case nir_intrinsic_ssbo_atomic_exchange:
|
|
|
|
|
case nir_intrinsic_ssbo_atomic_exchange_ir3:
|
|
|
|
|
case nir_intrinsic_ssbo_atomic_fadd:
|
|
|
|
|
case nir_intrinsic_ssbo_atomic_fcomp_swap:
|
|
|
|
|
case nir_intrinsic_ssbo_atomic_fmax:
|
|
|
|
|
case nir_intrinsic_ssbo_atomic_fmin:
|
|
|
|
|
case nir_intrinsic_ssbo_atomic_imax:
|
|
|
|
|
case nir_intrinsic_ssbo_atomic_imax_ir3:
|
|
|
|
|
case nir_intrinsic_ssbo_atomic_imin:
|
|
|
|
|
case nir_intrinsic_ssbo_atomic_imin_ir3:
|
|
|
|
|
case nir_intrinsic_ssbo_atomic_or:
|
|
|
|
|
case nir_intrinsic_ssbo_atomic_or_ir3:
|
|
|
|
|
case nir_intrinsic_ssbo_atomic_umax:
|
|
|
|
|
case nir_intrinsic_ssbo_atomic_umax_ir3:
|
|
|
|
|
case nir_intrinsic_ssbo_atomic_umin:
|
|
|
|
|
case nir_intrinsic_ssbo_atomic_umin_ir3:
|
|
|
|
|
case nir_intrinsic_ssbo_atomic_xor:
|
|
|
|
|
case nir_intrinsic_ssbo_atomic_xor_ir3:
|
|
|
|
|
case nir_intrinsic_store_global:
|
|
|
|
|
case nir_intrinsic_store_global_ir3:
|
2021-12-02 14:33:17 +00:00
|
|
|
case nir_intrinsic_store_global_amd:
|
2020-11-13 00:14:04 -06:00
|
|
|
case nir_intrinsic_store_ssbo:
|
|
|
|
|
case nir_intrinsic_store_ssbo_ir3:
|
|
|
|
|
return true;
|
|
|
|
|
|
|
|
|
|
case nir_intrinsic_store_deref:
|
|
|
|
|
case nir_intrinsic_deref_atomic_add:
|
|
|
|
|
case nir_intrinsic_deref_atomic_imin:
|
|
|
|
|
case nir_intrinsic_deref_atomic_umin:
|
|
|
|
|
case nir_intrinsic_deref_atomic_imax:
|
|
|
|
|
case nir_intrinsic_deref_atomic_umax:
|
|
|
|
|
case nir_intrinsic_deref_atomic_and:
|
|
|
|
|
case nir_intrinsic_deref_atomic_or:
|
|
|
|
|
case nir_intrinsic_deref_atomic_xor:
|
|
|
|
|
case nir_intrinsic_deref_atomic_exchange:
|
|
|
|
|
case nir_intrinsic_deref_atomic_comp_swap:
|
|
|
|
|
case nir_intrinsic_deref_atomic_fadd:
|
|
|
|
|
case nir_intrinsic_deref_atomic_fmin:
|
|
|
|
|
case nir_intrinsic_deref_atomic_fmax:
|
|
|
|
|
case nir_intrinsic_deref_atomic_fcomp_swap:
|
|
|
|
|
return nir_deref_mode_may_be(nir_src_as_deref(instr->src[0]),
|
|
|
|
|
nir_var_mem_ssbo | nir_var_mem_global);
|
|
|
|
|
|
|
|
|
|
default:
|
|
|
|
|
return false;
|
|
|
|
|
}
|
2020-05-05 08:57:12 -07:00
|
|
|
}
|
|
|
|
|
|
2022-08-16 13:07:14 -04:00
|
|
|
static bool
|
|
|
|
|
intrinsic_is_bindless(nir_intrinsic_instr *instr)
|
|
|
|
|
{
|
|
|
|
|
switch (instr->intrinsic) {
|
|
|
|
|
case nir_intrinsic_bindless_image_atomic_add:
|
|
|
|
|
case nir_intrinsic_bindless_image_atomic_and:
|
|
|
|
|
case nir_intrinsic_bindless_image_atomic_comp_swap:
|
|
|
|
|
case nir_intrinsic_bindless_image_atomic_dec_wrap:
|
|
|
|
|
case nir_intrinsic_bindless_image_atomic_exchange:
|
|
|
|
|
case nir_intrinsic_bindless_image_atomic_fadd:
|
|
|
|
|
case nir_intrinsic_bindless_image_atomic_fmax:
|
|
|
|
|
case nir_intrinsic_bindless_image_atomic_fmin:
|
|
|
|
|
case nir_intrinsic_bindless_image_atomic_imax:
|
|
|
|
|
case nir_intrinsic_bindless_image_atomic_imin:
|
|
|
|
|
case nir_intrinsic_bindless_image_atomic_inc_wrap:
|
|
|
|
|
case nir_intrinsic_bindless_image_atomic_or:
|
|
|
|
|
case nir_intrinsic_bindless_image_atomic_umax:
|
|
|
|
|
case nir_intrinsic_bindless_image_atomic_umin:
|
|
|
|
|
case nir_intrinsic_bindless_image_atomic_xor:
|
|
|
|
|
case nir_intrinsic_bindless_image_descriptor_amd:
|
|
|
|
|
case nir_intrinsic_bindless_image_format:
|
|
|
|
|
case nir_intrinsic_bindless_image_load:
|
|
|
|
|
case nir_intrinsic_bindless_image_load_raw_intel:
|
|
|
|
|
case nir_intrinsic_bindless_image_order:
|
|
|
|
|
case nir_intrinsic_bindless_image_samples:
|
|
|
|
|
case nir_intrinsic_bindless_image_samples_identical:
|
|
|
|
|
case nir_intrinsic_bindless_image_size:
|
|
|
|
|
case nir_intrinsic_bindless_image_sparse_load:
|
|
|
|
|
case nir_intrinsic_bindless_image_store:
|
|
|
|
|
case nir_intrinsic_bindless_image_store_raw_intel:
|
|
|
|
|
case nir_intrinsic_bindless_resource_ir3:
|
|
|
|
|
return true;
|
|
|
|
|
default:
|
|
|
|
|
break;
|
|
|
|
|
}
|
|
|
|
|
return false;
|
|
|
|
|
}
|
|
|
|
|
|
2016-03-25 10:23:25 -07:00
|
|
|
static void
|
2018-03-17 21:09:14 -07:00
|
|
|
gather_intrinsic_info(nir_intrinsic_instr *instr, nir_shader *shader,
|
|
|
|
|
void *dead_ctx)
|
2016-03-25 10:23:25 -07:00
|
|
|
{
|
2020-09-17 23:51:58 -04:00
|
|
|
uint64_t slot_mask = 0;
|
2021-02-09 10:58:51 -05:00
|
|
|
uint16_t slot_mask_16bit = 0;
|
2020-08-14 19:31:46 -04:00
|
|
|
|
|
|
|
|
if (nir_intrinsic_infos[instr->intrinsic].index_map[NIR_INTRINSIC_IO_SEMANTICS] > 0) {
|
|
|
|
|
nir_io_semantics semantics = nir_intrinsic_io_semantics(instr);
|
|
|
|
|
|
2021-02-09 10:58:51 -05:00
|
|
|
if (semantics.location >= VARYING_SLOT_PATCH0 &&
|
|
|
|
|
semantics.location <= VARYING_SLOT_PATCH31) {
|
2020-11-14 20:06:55 -05:00
|
|
|
/* Generic per-patch I/O. */
|
|
|
|
|
assert((shader->info.stage == MESA_SHADER_TESS_EVAL &&
|
|
|
|
|
instr->intrinsic == nir_intrinsic_load_input) ||
|
|
|
|
|
(shader->info.stage == MESA_SHADER_TESS_CTRL &&
|
|
|
|
|
(instr->intrinsic == nir_intrinsic_load_output ||
|
|
|
|
|
instr->intrinsic == nir_intrinsic_store_output)));
|
|
|
|
|
|
|
|
|
|
semantics.location -= VARYING_SLOT_PATCH0;
|
|
|
|
|
}
|
|
|
|
|
|
2021-02-09 10:58:51 -05:00
|
|
|
if (semantics.location >= VARYING_SLOT_VAR0_16BIT &&
|
|
|
|
|
semantics.location <= VARYING_SLOT_VAR15_16BIT) {
|
|
|
|
|
/* Convert num_slots from the units of half vectors to full vectors. */
|
|
|
|
|
unsigned num_slots = (semantics.num_slots + semantics.high_16bits + 1) / 2;
|
|
|
|
|
slot_mask_16bit =
|
|
|
|
|
BITFIELD_RANGE(semantics.location - VARYING_SLOT_VAR0_16BIT, num_slots);
|
|
|
|
|
} else {
|
|
|
|
|
slot_mask = BITFIELD64_RANGE(semantics.location, semantics.num_slots);
|
|
|
|
|
assert(util_bitcount64(slot_mask) == semantics.num_slots);
|
|
|
|
|
}
|
2020-08-14 19:31:46 -04:00
|
|
|
}
|
|
|
|
|
|
2016-03-25 10:23:25 -07:00
|
|
|
switch (instr->intrinsic) {
|
2019-06-07 17:29:05 -07:00
|
|
|
case nir_intrinsic_demote:
|
2019-07-18 13:39:49 +02:00
|
|
|
case nir_intrinsic_demote_if:
|
2020-03-04 16:43:15 +01:00
|
|
|
shader->info.fs.uses_demote = true;
|
2021-04-10 17:11:58 +02:00
|
|
|
FALLTHROUGH; /* quads with helper lanes only might be discarded entirely */
|
2016-03-25 10:23:25 -07:00
|
|
|
case nir_intrinsic_discard:
|
|
|
|
|
case nir_intrinsic_discard_if:
|
2020-05-08 09:08:34 -07:00
|
|
|
case nir_intrinsic_terminate:
|
|
|
|
|
case nir_intrinsic_terminate_if:
|
2023-03-04 17:30:35 +01:00
|
|
|
/* Freedreno uses discard_if() to end GS invocations that don't produce
|
|
|
|
|
* a vertex and RADV uses terminate() to end ray-tracing shaders,
|
|
|
|
|
* so only set uses_discard for fragment shaders.
|
|
|
|
|
*/
|
|
|
|
|
if (shader->info.stage == MESA_SHADER_FRAGMENT)
|
|
|
|
|
shader->info.fs.uses_discard = true;
|
2020-05-08 09:08:34 -07:00
|
|
|
break;
|
|
|
|
|
|
2018-03-17 21:09:14 -07:00
|
|
|
case nir_intrinsic_interp_deref_at_centroid:
|
|
|
|
|
case nir_intrinsic_interp_deref_at_sample:
|
|
|
|
|
case nir_intrinsic_interp_deref_at_offset:
|
2020-01-24 16:01:04 +01:00
|
|
|
case nir_intrinsic_interp_deref_at_vertex:
|
2018-03-17 21:09:14 -07:00
|
|
|
case nir_intrinsic_load_deref:
|
2022-03-02 11:33:03 -05:00
|
|
|
case nir_intrinsic_store_deref:
|
|
|
|
|
case nir_intrinsic_copy_deref:{
|
2018-03-26 15:53:17 -07:00
|
|
|
nir_deref_instr *deref = nir_src_as_deref(instr->src[0]);
|
2020-10-30 12:19:25 -05:00
|
|
|
if (nir_deref_mode_is_one_of(deref, nir_var_shader_in |
|
|
|
|
|
nir_var_shader_out)) {
|
2018-11-19 13:51:48 +10:00
|
|
|
nir_variable *var = nir_deref_instr_get_variable(deref);
|
2017-11-14 15:10:44 +10:00
|
|
|
bool is_output_read = false;
|
|
|
|
|
if (var->data.mode == nir_var_shader_out &&
|
2018-03-26 15:53:17 -07:00
|
|
|
instr->intrinsic == nir_intrinsic_load_deref)
|
2017-11-14 15:10:44 +10:00
|
|
|
is_output_read = true;
|
|
|
|
|
|
2018-03-26 15:53:17 -07:00
|
|
|
if (!try_mask_partial_io(shader, var, deref, is_output_read))
|
2020-03-13 10:14:37 +01:00
|
|
|
mark_whole_variable(shader, var, deref, is_output_read);
|
nir/i965: use two slots from inputs_read for dvec3/dvec4 vertex input attributes
So far, input_reads was a bitmap tracking which vertex input locations
were being used.
In OpenGL, an attribute bigger than a vec4 (like a dvec3 or dvec4)
consumes just one location, any other small attribute. So we mark the
proper bit in inputs_read, and also the same bit in double_inputs_read
if the attribute is a dvec3/dvec4.
But in Vulkan, this is slightly different: a dvec3/dvec4 attribute
consumes two locations, not just one. And hence two bits would be marked
in inputs_read for the same vertex input attribute.
To avoid handling two different situations in NIR, we just choose the
latest one: in OpenGL, when creating NIR from GLSL/IR, any dvec3/dvec4
vertex input attribute is marked with two bits in the inputs_read bitmap
(and also in the double_inputs_read), and following attributes are
adjusted accordingly.
As example, if in our GLSL/IR shader we have three attributes:
layout(location = 0) vec3 attr0;
layout(location = 1) dvec4 attr1;
layout(location = 2) dvec3 attr2;
then in our NIR shader we put attr0 in location 0, attr1 in locations 1
and 2, and attr2 in location 3 and 4.
Checking carefully, basically we are using slots rather than locations
in NIR.
When emitting the vertices, we do a inverse map to know the
corresponding location for each slot.
v2 (Jason):
- use two slots from inputs_read for dvec3/dvec4 NIR from GLSL/IR.
v3 (Jason):
- Fix commit log error.
- Use ladder ifs and fix braces.
- elements_double is divisible by 2, don't need DIV_ROUND_UP().
- Use if ladder instead of a switch.
- Add comment about hardware restriction in 64bit vertex attributes.
Reviewed-by: Jason Ekstrand <jason@jlekstrand.net>
2016-12-16 10:24:43 +01:00
|
|
|
|
|
|
|
|
/* We need to track which input_reads bits correspond to a
|
|
|
|
|
* dvec3/dvec4 input attribute */
|
2017-09-14 19:52:38 -07:00
|
|
|
if (shader->info.stage == MESA_SHADER_VERTEX &&
|
nir/i965: use two slots from inputs_read for dvec3/dvec4 vertex input attributes
So far, input_reads was a bitmap tracking which vertex input locations
were being used.
In OpenGL, an attribute bigger than a vec4 (like a dvec3 or dvec4)
consumes just one location, any other small attribute. So we mark the
proper bit in inputs_read, and also the same bit in double_inputs_read
if the attribute is a dvec3/dvec4.
But in Vulkan, this is slightly different: a dvec3/dvec4 attribute
consumes two locations, not just one. And hence two bits would be marked
in inputs_read for the same vertex input attribute.
To avoid handling two different situations in NIR, we just choose the
latest one: in OpenGL, when creating NIR from GLSL/IR, any dvec3/dvec4
vertex input attribute is marked with two bits in the inputs_read bitmap
(and also in the double_inputs_read), and following attributes are
adjusted accordingly.
As example, if in our GLSL/IR shader we have three attributes:
layout(location = 0) vec3 attr0;
layout(location = 1) dvec4 attr1;
layout(location = 2) dvec3 attr2;
then in our NIR shader we put attr0 in location 0, attr1 in locations 1
and 2, and attr2 in location 3 and 4.
Checking carefully, basically we are using slots rather than locations
in NIR.
When emitting the vertices, we do a inverse map to know the
corresponding location for each slot.
v2 (Jason):
- use two slots from inputs_read for dvec3/dvec4 NIR from GLSL/IR.
v3 (Jason):
- Fix commit log error.
- Use ladder ifs and fix braces.
- elements_double is divisible by 2, don't need DIV_ROUND_UP().
- Use if ladder instead of a switch.
- Add comment about hardware restriction in 64bit vertex attributes.
Reviewed-by: Jason Ekstrand <jason@jlekstrand.net>
2016-12-16 10:24:43 +01:00
|
|
|
var->data.mode == nir_var_shader_in &&
|
|
|
|
|
glsl_type_is_dual_slot(glsl_without_array(var->type))) {
|
2018-03-29 22:02:37 -06:00
|
|
|
for (unsigned i = 0; i < glsl_count_attribute_slots(var->type, false); i++) {
|
nir/i965: use two slots from inputs_read for dvec3/dvec4 vertex input attributes
So far, input_reads was a bitmap tracking which vertex input locations
were being used.
In OpenGL, an attribute bigger than a vec4 (like a dvec3 or dvec4)
consumes just one location, any other small attribute. So we mark the
proper bit in inputs_read, and also the same bit in double_inputs_read
if the attribute is a dvec3/dvec4.
But in Vulkan, this is slightly different: a dvec3/dvec4 attribute
consumes two locations, not just one. And hence two bits would be marked
in inputs_read for the same vertex input attribute.
To avoid handling two different situations in NIR, we just choose the
latest one: in OpenGL, when creating NIR from GLSL/IR, any dvec3/dvec4
vertex input attribute is marked with two bits in the inputs_read bitmap
(and also in the double_inputs_read), and following attributes are
adjusted accordingly.
As example, if in our GLSL/IR shader we have three attributes:
layout(location = 0) vec3 attr0;
layout(location = 1) dvec4 attr1;
layout(location = 2) dvec3 attr2;
then in our NIR shader we put attr0 in location 0, attr1 in locations 1
and 2, and attr2 in location 3 and 4.
Checking carefully, basically we are using slots rather than locations
in NIR.
When emitting the vertices, we do a inverse map to know the
corresponding location for each slot.
v2 (Jason):
- use two slots from inputs_read for dvec3/dvec4 NIR from GLSL/IR.
v3 (Jason):
- Fix commit log error.
- Use ladder ifs and fix braces.
- elements_double is divisible by 2, don't need DIV_ROUND_UP().
- Use if ladder instead of a switch.
- Add comment about hardware restriction in 64bit vertex attributes.
Reviewed-by: Jason Ekstrand <jason@jlekstrand.net>
2016-12-16 10:24:43 +01:00
|
|
|
int idx = var->data.location + i;
|
2017-12-16 14:06:23 +11:00
|
|
|
shader->info.vs.double_inputs |= BITFIELD64_BIT(idx);
|
nir/i965: use two slots from inputs_read for dvec3/dvec4 vertex input attributes
So far, input_reads was a bitmap tracking which vertex input locations
were being used.
In OpenGL, an attribute bigger than a vec4 (like a dvec3 or dvec4)
consumes just one location, any other small attribute. So we mark the
proper bit in inputs_read, and also the same bit in double_inputs_read
if the attribute is a dvec3/dvec4.
But in Vulkan, this is slightly different: a dvec3/dvec4 attribute
consumes two locations, not just one. And hence two bits would be marked
in inputs_read for the same vertex input attribute.
To avoid handling two different situations in NIR, we just choose the
latest one: in OpenGL, when creating NIR from GLSL/IR, any dvec3/dvec4
vertex input attribute is marked with two bits in the inputs_read bitmap
(and also in the double_inputs_read), and following attributes are
adjusted accordingly.
As example, if in our GLSL/IR shader we have three attributes:
layout(location = 0) vec3 attr0;
layout(location = 1) dvec4 attr1;
layout(location = 2) dvec3 attr2;
then in our NIR shader we put attr0 in location 0, attr1 in locations 1
and 2, and attr2 in location 3 and 4.
Checking carefully, basically we are using slots rather than locations
in NIR.
When emitting the vertices, we do a inverse map to know the
corresponding location for each slot.
v2 (Jason):
- use two slots from inputs_read for dvec3/dvec4 NIR from GLSL/IR.
v3 (Jason):
- Fix commit log error.
- Use ladder ifs and fix braces.
- elements_double is divisible by 2, don't need DIV_ROUND_UP().
- Use if ladder instead of a switch.
- Add comment about hardware restriction in 64bit vertex attributes.
Reviewed-by: Jason Ekstrand <jason@jlekstrand.net>
2016-12-16 10:24:43 +01:00
|
|
|
}
|
|
|
|
|
}
|
2016-10-27 12:21:52 +11:00
|
|
|
}
|
2020-11-13 00:14:04 -06:00
|
|
|
if (nir_intrinsic_writes_external_memory(instr))
|
|
|
|
|
shader->info.writes_memory = true;
|
2016-10-27 12:21:52 +11:00
|
|
|
break;
|
nir/i965: use two slots from inputs_read for dvec3/dvec4 vertex input attributes
So far, input_reads was a bitmap tracking which vertex input locations
were being used.
In OpenGL, an attribute bigger than a vec4 (like a dvec3 or dvec4)
consumes just one location, any other small attribute. So we mark the
proper bit in inputs_read, and also the same bit in double_inputs_read
if the attribute is a dvec3/dvec4.
But in Vulkan, this is slightly different: a dvec3/dvec4 attribute
consumes two locations, not just one. And hence two bits would be marked
in inputs_read for the same vertex input attribute.
To avoid handling two different situations in NIR, we just choose the
latest one: in OpenGL, when creating NIR from GLSL/IR, any dvec3/dvec4
vertex input attribute is marked with two bits in the inputs_read bitmap
(and also in the double_inputs_read), and following attributes are
adjusted accordingly.
As example, if in our GLSL/IR shader we have three attributes:
layout(location = 0) vec3 attr0;
layout(location = 1) dvec4 attr1;
layout(location = 2) dvec3 attr2;
then in our NIR shader we put attr0 in location 0, attr1 in locations 1
and 2, and attr2 in location 3 and 4.
Checking carefully, basically we are using slots rather than locations
in NIR.
When emitting the vertices, we do a inverse map to know the
corresponding location for each slot.
v2 (Jason):
- use two slots from inputs_read for dvec3/dvec4 NIR from GLSL/IR.
v3 (Jason):
- Fix commit log error.
- Use ladder ifs and fix braces.
- elements_double is divisible by 2, don't need DIV_ROUND_UP().
- Use if ladder instead of a switch.
- Add comment about hardware restriction in 64bit vertex attributes.
Reviewed-by: Jason Ekstrand <jason@jlekstrand.net>
2016-12-16 10:24:43 +01:00
|
|
|
}
|
2022-05-05 09:54:18 -04:00
|
|
|
case nir_intrinsic_image_deref_load: {
|
|
|
|
|
nir_deref_instr *deref = nir_src_as_deref(instr->src[0]);
|
|
|
|
|
nir_variable *var = nir_deref_instr_get_variable(deref);
|
|
|
|
|
enum glsl_sampler_dim dim = glsl_get_sampler_dim(glsl_without_array(var->type));
|
|
|
|
|
if (dim != GLSL_SAMPLER_DIM_SUBPASS &&
|
|
|
|
|
dim != GLSL_SAMPLER_DIM_SUBPASS_MS)
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
var->data.fb_fetch_output = true;
|
|
|
|
|
shader->info.fs.uses_fbfetch_output = true;
|
|
|
|
|
break;
|
|
|
|
|
}
|
2016-10-27 12:21:52 +11:00
|
|
|
|
2020-08-14 19:31:46 -04:00
|
|
|
case nir_intrinsic_load_input:
|
|
|
|
|
case nir_intrinsic_load_per_vertex_input:
|
|
|
|
|
case nir_intrinsic_load_input_vertex:
|
|
|
|
|
case nir_intrinsic_load_interpolated_input:
|
2020-09-16 01:11:31 -04:00
|
|
|
if (shader->info.stage == MESA_SHADER_TESS_EVAL &&
|
|
|
|
|
instr->intrinsic == nir_intrinsic_load_input) {
|
|
|
|
|
shader->info.patch_inputs_read |= slot_mask;
|
|
|
|
|
if (!nir_src_is_const(*nir_get_io_offset_src(instr)))
|
|
|
|
|
shader->info.patch_inputs_read_indirectly |= slot_mask;
|
|
|
|
|
} else {
|
|
|
|
|
shader->info.inputs_read |= slot_mask;
|
2021-02-09 10:58:51 -05:00
|
|
|
shader->info.inputs_read_16bit |= slot_mask_16bit;
|
|
|
|
|
if (!nir_src_is_const(*nir_get_io_offset_src(instr))) {
|
2020-09-16 01:11:31 -04:00
|
|
|
shader->info.inputs_read_indirectly |= slot_mask;
|
2021-02-09 10:58:51 -05:00
|
|
|
shader->info.inputs_read_indirectly_16bit |= slot_mask_16bit;
|
|
|
|
|
}
|
2020-09-16 01:11:31 -04:00
|
|
|
}
|
2020-09-16 02:31:58 -04:00
|
|
|
|
|
|
|
|
if (shader->info.stage == MESA_SHADER_TESS_CTRL &&
|
|
|
|
|
instr->intrinsic == nir_intrinsic_load_per_vertex_input &&
|
2021-10-14 18:14:12 +02:00
|
|
|
!src_is_invocation_id(nir_get_io_arrayed_index_src(instr)))
|
2020-09-16 02:31:58 -04:00
|
|
|
shader->info.tess.tcs_cross_invocation_inputs_read |= slot_mask;
|
2020-08-14 19:31:46 -04:00
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case nir_intrinsic_load_output:
|
2020-09-16 01:11:31 -04:00
|
|
|
case nir_intrinsic_load_per_vertex_output:
|
2021-05-03 12:04:01 -07:00
|
|
|
case nir_intrinsic_load_per_primitive_output:
|
2020-09-16 01:11:31 -04:00
|
|
|
if (shader->info.stage == MESA_SHADER_TESS_CTRL &&
|
|
|
|
|
instr->intrinsic == nir_intrinsic_load_output) {
|
2020-08-14 19:31:46 -04:00
|
|
|
shader->info.patch_outputs_read |= slot_mask;
|
2020-09-16 01:11:31 -04:00
|
|
|
if (!nir_src_is_const(*nir_get_io_offset_src(instr)))
|
|
|
|
|
shader->info.patch_outputs_accessed_indirectly |= slot_mask;
|
|
|
|
|
} else {
|
2020-08-14 19:31:46 -04:00
|
|
|
shader->info.outputs_read |= slot_mask;
|
2021-02-09 10:58:51 -05:00
|
|
|
shader->info.outputs_read_16bit |= slot_mask_16bit;
|
|
|
|
|
if (!nir_src_is_const(*nir_get_io_offset_src(instr))) {
|
2020-09-16 01:11:31 -04:00
|
|
|
shader->info.outputs_accessed_indirectly |= slot_mask;
|
2021-02-09 10:58:51 -05:00
|
|
|
shader->info.outputs_accessed_indirectly_16bit |= slot_mask_16bit;
|
|
|
|
|
}
|
2020-09-16 01:11:31 -04:00
|
|
|
}
|
2020-09-16 02:31:58 -04:00
|
|
|
|
|
|
|
|
if (shader->info.stage == MESA_SHADER_TESS_CTRL &&
|
|
|
|
|
instr->intrinsic == nir_intrinsic_load_per_vertex_output &&
|
2021-10-14 18:14:12 +02:00
|
|
|
!src_is_invocation_id(nir_get_io_arrayed_index_src(instr)))
|
2020-09-16 02:31:58 -04:00
|
|
|
shader->info.tess.tcs_cross_invocation_outputs_read |= slot_mask;
|
2020-09-17 20:25:22 -04:00
|
|
|
|
2022-05-26 19:03:19 +02:00
|
|
|
/* NV_mesh_shader: mesh shaders can load their outputs. */
|
|
|
|
|
if (shader->info.stage == MESA_SHADER_MESH &&
|
|
|
|
|
(instr->intrinsic == nir_intrinsic_load_per_vertex_output ||
|
|
|
|
|
instr->intrinsic == nir_intrinsic_load_per_primitive_output) &&
|
|
|
|
|
!src_is_local_invocation_index(nir_get_io_arrayed_index_src(instr)))
|
|
|
|
|
shader->info.mesh.ms_cross_invocation_output_access |= slot_mask;
|
|
|
|
|
|
2020-09-17 20:25:22 -04:00
|
|
|
if (shader->info.stage == MESA_SHADER_FRAGMENT &&
|
|
|
|
|
nir_intrinsic_io_semantics(instr).fb_fetch_output)
|
|
|
|
|
shader->info.fs.uses_fbfetch_output = true;
|
2020-08-14 19:31:46 -04:00
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case nir_intrinsic_store_output:
|
2020-09-16 01:11:31 -04:00
|
|
|
case nir_intrinsic_store_per_vertex_output:
|
2021-05-03 12:04:01 -07:00
|
|
|
case nir_intrinsic_store_per_primitive_output:
|
2020-09-16 01:11:31 -04:00
|
|
|
if (shader->info.stage == MESA_SHADER_TESS_CTRL &&
|
|
|
|
|
instr->intrinsic == nir_intrinsic_store_output) {
|
2020-08-14 19:31:46 -04:00
|
|
|
shader->info.patch_outputs_written |= slot_mask;
|
2020-09-16 01:11:31 -04:00
|
|
|
if (!nir_src_is_const(*nir_get_io_offset_src(instr)))
|
|
|
|
|
shader->info.patch_outputs_accessed_indirectly |= slot_mask;
|
|
|
|
|
} else {
|
2020-08-14 19:31:46 -04:00
|
|
|
shader->info.outputs_written |= slot_mask;
|
2021-02-09 10:58:51 -05:00
|
|
|
shader->info.outputs_written_16bit |= slot_mask_16bit;
|
|
|
|
|
if (!nir_src_is_const(*nir_get_io_offset_src(instr))) {
|
2020-09-16 01:11:31 -04:00
|
|
|
shader->info.outputs_accessed_indirectly |= slot_mask;
|
2021-02-09 10:58:51 -05:00
|
|
|
shader->info.outputs_accessed_indirectly_16bit |= slot_mask_16bit;
|
|
|
|
|
}
|
2020-09-16 01:11:31 -04:00
|
|
|
}
|
2020-09-17 20:25:22 -04:00
|
|
|
|
2022-05-26 19:03:19 +02:00
|
|
|
if (shader->info.stage == MESA_SHADER_MESH &&
|
|
|
|
|
(instr->intrinsic == nir_intrinsic_store_per_vertex_output ||
|
|
|
|
|
instr->intrinsic == nir_intrinsic_store_per_primitive_output) &&
|
|
|
|
|
!src_is_local_invocation_index(nir_get_io_arrayed_index_src(instr)))
|
|
|
|
|
shader->info.mesh.ms_cross_invocation_output_access |= slot_mask;
|
|
|
|
|
|
2020-09-17 20:25:22 -04:00
|
|
|
if (shader->info.stage == MESA_SHADER_FRAGMENT &&
|
|
|
|
|
nir_intrinsic_io_semantics(instr).dual_source_blend_index)
|
|
|
|
|
shader->info.fs.color_is_dual_source = true;
|
2020-08-14 19:31:46 -04:00
|
|
|
break;
|
|
|
|
|
|
2020-09-28 21:09:40 -04:00
|
|
|
case nir_intrinsic_load_color0:
|
|
|
|
|
case nir_intrinsic_load_color1:
|
|
|
|
|
shader->info.inputs_read |=
|
|
|
|
|
BITFIELD64_BIT(VARYING_SLOT_COL0 <<
|
|
|
|
|
(instr->intrinsic == nir_intrinsic_load_color1));
|
2020-11-24 11:02:00 +01:00
|
|
|
FALLTHROUGH;
|
2020-09-11 19:33:26 -04:00
|
|
|
case nir_intrinsic_load_subgroup_size:
|
|
|
|
|
case nir_intrinsic_load_subgroup_invocation:
|
|
|
|
|
case nir_intrinsic_load_subgroup_eq_mask:
|
|
|
|
|
case nir_intrinsic_load_subgroup_ge_mask:
|
|
|
|
|
case nir_intrinsic_load_subgroup_gt_mask:
|
|
|
|
|
case nir_intrinsic_load_subgroup_le_mask:
|
|
|
|
|
case nir_intrinsic_load_subgroup_lt_mask:
|
|
|
|
|
case nir_intrinsic_load_num_subgroups:
|
|
|
|
|
case nir_intrinsic_load_subgroup_id:
|
2016-03-25 10:23:25 -07:00
|
|
|
case nir_intrinsic_load_vertex_id:
|
2020-09-11 19:33:26 -04:00
|
|
|
case nir_intrinsic_load_instance_id:
|
2016-03-25 10:23:25 -07:00
|
|
|
case nir_intrinsic_load_vertex_id_zero_base:
|
|
|
|
|
case nir_intrinsic_load_base_vertex:
|
2018-01-25 19:15:38 +01:00
|
|
|
case nir_intrinsic_load_first_vertex:
|
2018-04-28 14:09:18 +02:00
|
|
|
case nir_intrinsic_load_is_indexed_draw:
|
2016-10-27 12:21:52 +11:00
|
|
|
case nir_intrinsic_load_base_instance:
|
2020-09-11 19:33:26 -04:00
|
|
|
case nir_intrinsic_load_draw_id:
|
|
|
|
|
case nir_intrinsic_load_invocation_id:
|
|
|
|
|
case nir_intrinsic_load_frag_coord:
|
2020-10-20 10:41:00 +03:00
|
|
|
case nir_intrinsic_load_frag_shading_rate:
|
2023-02-22 16:31:18 +01:00
|
|
|
case nir_intrinsic_load_fully_covered:
|
2020-09-11 19:33:26 -04:00
|
|
|
case nir_intrinsic_load_point_coord:
|
|
|
|
|
case nir_intrinsic_load_line_coord:
|
|
|
|
|
case nir_intrinsic_load_front_face:
|
2016-03-25 10:23:25 -07:00
|
|
|
case nir_intrinsic_load_sample_id:
|
|
|
|
|
case nir_intrinsic_load_sample_pos:
|
2021-12-02 14:11:21 -06:00
|
|
|
case nir_intrinsic_load_sample_pos_or_center:
|
2016-03-25 10:23:25 -07:00
|
|
|
case nir_intrinsic_load_sample_mask_in:
|
2020-09-11 19:33:26 -04:00
|
|
|
case nir_intrinsic_load_helper_invocation:
|
|
|
|
|
case nir_intrinsic_load_tess_coord:
|
|
|
|
|
case nir_intrinsic_load_patch_vertices_in:
|
2016-03-25 10:23:25 -07:00
|
|
|
case nir_intrinsic_load_primitive_id:
|
2020-09-11 19:33:26 -04:00
|
|
|
case nir_intrinsic_load_tess_level_outer:
|
|
|
|
|
case nir_intrinsic_load_tess_level_inner:
|
|
|
|
|
case nir_intrinsic_load_tess_level_outer_default:
|
|
|
|
|
case nir_intrinsic_load_tess_level_inner_default:
|
2016-03-25 10:23:25 -07:00
|
|
|
case nir_intrinsic_load_local_invocation_id:
|
2016-05-22 15:54:48 -07:00
|
|
|
case nir_intrinsic_load_local_invocation_index:
|
2020-09-11 19:33:26 -04:00
|
|
|
case nir_intrinsic_load_global_invocation_id:
|
|
|
|
|
case nir_intrinsic_load_base_global_invocation_id:
|
|
|
|
|
case nir_intrinsic_load_global_invocation_index:
|
2021-06-04 12:04:15 -07:00
|
|
|
case nir_intrinsic_load_workgroup_id:
|
2022-02-24 10:27:30 +01:00
|
|
|
case nir_intrinsic_load_workgroup_index:
|
2021-06-04 12:04:15 -07:00
|
|
|
case nir_intrinsic_load_num_workgroups:
|
2021-05-27 14:44:54 -07:00
|
|
|
case nir_intrinsic_load_workgroup_size:
|
2020-09-11 19:33:26 -04:00
|
|
|
case nir_intrinsic_load_work_dim:
|
|
|
|
|
case nir_intrinsic_load_user_data_amd:
|
|
|
|
|
case nir_intrinsic_load_view_index:
|
|
|
|
|
case nir_intrinsic_load_barycentric_model:
|
2022-04-14 19:20:40 +01:00
|
|
|
case nir_intrinsic_load_ray_launch_id:
|
|
|
|
|
case nir_intrinsic_load_ray_launch_size:
|
2022-04-01 15:57:51 +02:00
|
|
|
case nir_intrinsic_load_ray_launch_size_addr_amd:
|
2022-04-14 19:20:40 +01:00
|
|
|
case nir_intrinsic_load_ray_world_origin:
|
|
|
|
|
case nir_intrinsic_load_ray_world_direction:
|
|
|
|
|
case nir_intrinsic_load_ray_object_origin:
|
|
|
|
|
case nir_intrinsic_load_ray_object_direction:
|
|
|
|
|
case nir_intrinsic_load_ray_t_min:
|
|
|
|
|
case nir_intrinsic_load_ray_t_max:
|
|
|
|
|
case nir_intrinsic_load_ray_object_to_world:
|
|
|
|
|
case nir_intrinsic_load_ray_world_to_object:
|
|
|
|
|
case nir_intrinsic_load_ray_hit_kind:
|
|
|
|
|
case nir_intrinsic_load_ray_flags:
|
|
|
|
|
case nir_intrinsic_load_ray_geometry_index:
|
|
|
|
|
case nir_intrinsic_load_ray_instance_custom_index:
|
|
|
|
|
case nir_intrinsic_load_mesh_view_count:
|
2020-09-11 19:33:26 -04:00
|
|
|
case nir_intrinsic_load_gs_header_ir3:
|
|
|
|
|
case nir_intrinsic_load_tcs_header_ir3:
|
2021-01-19 17:14:28 -08:00
|
|
|
BITSET_SET(shader->info.system_values_read,
|
|
|
|
|
nir_system_value_from_intrinsic(instr->intrinsic));
|
2016-03-25 10:23:25 -07:00
|
|
|
break;
|
|
|
|
|
|
2020-09-11 19:33:26 -04:00
|
|
|
case nir_intrinsic_load_barycentric_pixel:
|
|
|
|
|
if (nir_intrinsic_interp_mode(instr) == INTERP_MODE_SMOOTH ||
|
|
|
|
|
nir_intrinsic_interp_mode(instr) == INTERP_MODE_NONE) {
|
2021-01-19 17:14:28 -08:00
|
|
|
BITSET_SET(shader->info.system_values_read,
|
|
|
|
|
SYSTEM_VALUE_BARYCENTRIC_PERSP_PIXEL);
|
2020-09-11 19:33:26 -04:00
|
|
|
} else if (nir_intrinsic_interp_mode(instr) == INTERP_MODE_NOPERSPECTIVE) {
|
2021-01-19 17:14:28 -08:00
|
|
|
BITSET_SET(shader->info.system_values_read,
|
|
|
|
|
SYSTEM_VALUE_BARYCENTRIC_LINEAR_PIXEL);
|
2020-09-11 19:33:26 -04:00
|
|
|
}
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case nir_intrinsic_load_barycentric_centroid:
|
|
|
|
|
if (nir_intrinsic_interp_mode(instr) == INTERP_MODE_SMOOTH ||
|
|
|
|
|
nir_intrinsic_interp_mode(instr) == INTERP_MODE_NONE) {
|
2021-01-19 17:14:28 -08:00
|
|
|
BITSET_SET(shader->info.system_values_read,
|
|
|
|
|
SYSTEM_VALUE_BARYCENTRIC_PERSP_CENTROID);
|
2020-09-11 19:33:26 -04:00
|
|
|
} else if (nir_intrinsic_interp_mode(instr) == INTERP_MODE_NOPERSPECTIVE) {
|
2021-01-19 17:14:28 -08:00
|
|
|
BITSET_SET(shader->info.system_values_read,
|
|
|
|
|
SYSTEM_VALUE_BARYCENTRIC_LINEAR_CENTROID);
|
2020-09-11 19:33:26 -04:00
|
|
|
}
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case nir_intrinsic_load_barycentric_sample:
|
|
|
|
|
if (nir_intrinsic_interp_mode(instr) == INTERP_MODE_SMOOTH ||
|
|
|
|
|
nir_intrinsic_interp_mode(instr) == INTERP_MODE_NONE) {
|
2021-01-19 17:14:28 -08:00
|
|
|
BITSET_SET(shader->info.system_values_read,
|
|
|
|
|
SYSTEM_VALUE_BARYCENTRIC_PERSP_SAMPLE);
|
2020-09-11 19:33:26 -04:00
|
|
|
} else if (nir_intrinsic_interp_mode(instr) == INTERP_MODE_NOPERSPECTIVE) {
|
2021-01-19 17:14:28 -08:00
|
|
|
BITSET_SET(shader->info.system_values_read,
|
|
|
|
|
SYSTEM_VALUE_BARYCENTRIC_LINEAR_SAMPLE);
|
2020-09-11 19:33:26 -04:00
|
|
|
}
|
2020-09-16 02:03:21 -04:00
|
|
|
if (shader->info.stage == MESA_SHADER_FRAGMENT)
|
|
|
|
|
shader->info.fs.uses_sample_qualifier = true;
|
2020-09-11 19:33:26 -04:00
|
|
|
break;
|
|
|
|
|
|
2019-06-07 18:07:46 -05:00
|
|
|
case nir_intrinsic_quad_broadcast:
|
|
|
|
|
case nir_intrinsic_quad_swap_horizontal:
|
|
|
|
|
case nir_intrinsic_quad_swap_vertical:
|
|
|
|
|
case nir_intrinsic_quad_swap_diagonal:
|
2020-09-21 20:21:40 -04:00
|
|
|
case nir_intrinsic_quad_swizzle_amd:
|
2019-06-07 18:07:46 -05:00
|
|
|
if (shader->info.stage == MESA_SHADER_FRAGMENT)
|
2020-09-21 20:21:40 -04:00
|
|
|
shader->info.fs.needs_quad_helper_invocations = true;
|
2019-06-07 18:07:46 -05:00
|
|
|
break;
|
|
|
|
|
|
2020-09-21 20:35:06 -04:00
|
|
|
case nir_intrinsic_vote_any:
|
|
|
|
|
case nir_intrinsic_vote_all:
|
|
|
|
|
case nir_intrinsic_vote_feq:
|
|
|
|
|
case nir_intrinsic_vote_ieq:
|
|
|
|
|
case nir_intrinsic_ballot:
|
|
|
|
|
case nir_intrinsic_ballot_bit_count_exclusive:
|
|
|
|
|
case nir_intrinsic_ballot_bit_count_inclusive:
|
|
|
|
|
case nir_intrinsic_ballot_bitfield_extract:
|
|
|
|
|
case nir_intrinsic_ballot_bit_count_reduce:
|
|
|
|
|
case nir_intrinsic_ballot_find_lsb:
|
|
|
|
|
case nir_intrinsic_ballot_find_msb:
|
|
|
|
|
case nir_intrinsic_first_invocation:
|
|
|
|
|
case nir_intrinsic_read_invocation:
|
|
|
|
|
case nir_intrinsic_read_first_invocation:
|
|
|
|
|
case nir_intrinsic_elect:
|
|
|
|
|
case nir_intrinsic_reduce:
|
|
|
|
|
case nir_intrinsic_inclusive_scan:
|
|
|
|
|
case nir_intrinsic_exclusive_scan:
|
|
|
|
|
case nir_intrinsic_shuffle:
|
|
|
|
|
case nir_intrinsic_shuffle_xor:
|
|
|
|
|
case nir_intrinsic_shuffle_up:
|
|
|
|
|
case nir_intrinsic_shuffle_down:
|
|
|
|
|
case nir_intrinsic_write_invocation_amd:
|
|
|
|
|
if (shader->info.stage == MESA_SHADER_FRAGMENT)
|
|
|
|
|
shader->info.fs.needs_all_helper_invocations = true;
|
2022-09-19 12:55:19 +02:00
|
|
|
if (shader->info.stage == MESA_SHADER_COMPUTE ||
|
|
|
|
|
gl_shader_stage_is_mesh(shader->info.stage))
|
|
|
|
|
shader->info.uses_wide_subgroup_intrinsics = true;
|
2020-09-21 20:35:06 -04:00
|
|
|
break;
|
|
|
|
|
|
2016-03-25 10:23:25 -07:00
|
|
|
case nir_intrinsic_end_primitive:
|
|
|
|
|
case nir_intrinsic_end_primitive_with_counter:
|
2017-09-14 19:52:38 -07:00
|
|
|
assert(shader->info.stage == MESA_SHADER_GEOMETRY);
|
2017-05-08 09:20:21 -07:00
|
|
|
shader->info.gs.uses_end_primitive = 1;
|
2020-11-24 11:02:00 +01:00
|
|
|
FALLTHROUGH;
|
2018-01-17 16:37:35 +01:00
|
|
|
|
|
|
|
|
case nir_intrinsic_emit_vertex:
|
2020-03-13 19:31:03 +00:00
|
|
|
case nir_intrinsic_emit_vertex_with_counter:
|
2020-03-19 04:59:27 -04:00
|
|
|
shader->info.gs.active_stream_mask |= 1 << nir_intrinsic_stream_id(instr);
|
2018-01-17 16:37:35 +01:00
|
|
|
|
2016-03-25 10:23:25 -07:00
|
|
|
break;
|
|
|
|
|
|
2020-08-13 18:38:25 -04:00
|
|
|
case nir_intrinsic_control_barrier:
|
|
|
|
|
shader->info.uses_control_barrier = true;
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case nir_intrinsic_scoped_barrier:
|
|
|
|
|
shader->info.uses_control_barrier |=
|
|
|
|
|
nir_intrinsic_execution_scope(instr) != NIR_SCOPE_NONE;
|
|
|
|
|
|
|
|
|
|
shader->info.uses_memory_barrier |=
|
|
|
|
|
nir_intrinsic_memory_scope(instr) != NIR_SCOPE_NONE;
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case nir_intrinsic_memory_barrier:
|
|
|
|
|
case nir_intrinsic_group_memory_barrier:
|
|
|
|
|
case nir_intrinsic_memory_barrier_atomic_counter:
|
|
|
|
|
case nir_intrinsic_memory_barrier_buffer:
|
|
|
|
|
case nir_intrinsic_memory_barrier_image:
|
|
|
|
|
case nir_intrinsic_memory_barrier_shared:
|
|
|
|
|
case nir_intrinsic_memory_barrier_tcs_patch:
|
|
|
|
|
shader->info.uses_memory_barrier = true;
|
|
|
|
|
break;
|
|
|
|
|
|
2023-01-07 14:46:18 -05:00
|
|
|
case nir_intrinsic_store_zs_agx:
|
|
|
|
|
shader->info.outputs_written |= BITFIELD64_BIT(FRAG_RESULT_DEPTH) |
|
|
|
|
|
BITFIELD64_BIT(FRAG_RESULT_STENCIL);
|
|
|
|
|
break;
|
|
|
|
|
|
2016-03-25 10:23:25 -07:00
|
|
|
default:
|
2022-08-16 13:07:14 -04:00
|
|
|
shader->info.uses_bindless |= intrinsic_is_bindless(instr);
|
2020-11-13 00:14:04 -06:00
|
|
|
if (nir_intrinsic_writes_external_memory(instr))
|
|
|
|
|
shader->info.writes_memory = true;
|
2022-07-21 09:31:38 -04:00
|
|
|
|
|
|
|
|
if (instr->intrinsic == nir_intrinsic_image_size ||
|
|
|
|
|
instr->intrinsic == nir_intrinsic_image_samples ||
|
|
|
|
|
instr->intrinsic == nir_intrinsic_image_deref_size ||
|
|
|
|
|
instr->intrinsic == nir_intrinsic_image_deref_samples ||
|
|
|
|
|
instr->intrinsic == nir_intrinsic_bindless_image_size ||
|
|
|
|
|
instr->intrinsic == nir_intrinsic_bindless_image_samples)
|
|
|
|
|
shader->info.uses_resource_info_query = true;
|
2016-03-25 10:23:25 -07:00
|
|
|
break;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static void
|
|
|
|
|
gather_tex_info(nir_tex_instr *instr, nir_shader *shader)
|
|
|
|
|
{
|
2019-06-07 18:07:46 -05:00
|
|
|
if (shader->info.stage == MESA_SHADER_FRAGMENT &&
|
|
|
|
|
nir_tex_instr_has_implicit_derivative(instr))
|
2020-09-21 20:21:40 -04:00
|
|
|
shader->info.fs.needs_quad_helper_invocations = true;
|
2019-06-07 18:07:46 -05:00
|
|
|
|
2022-08-16 13:07:14 -04:00
|
|
|
if (nir_tex_instr_src_index(instr, nir_tex_src_texture_handle) != -1 ||
|
|
|
|
|
nir_tex_instr_src_index(instr, nir_tex_src_sampler_handle) != -1)
|
|
|
|
|
shader->info.uses_bindless = true;
|
|
|
|
|
|
2017-09-09 00:19:57 -07:00
|
|
|
switch (instr->op) {
|
|
|
|
|
case nir_texop_tg4:
|
2017-05-08 09:20:21 -07:00
|
|
|
shader->info.uses_texture_gather = true;
|
2017-09-09 00:19:57 -07:00
|
|
|
break;
|
2022-07-21 09:31:38 -04:00
|
|
|
case nir_texop_txs:
|
|
|
|
|
case nir_texop_query_levels:
|
|
|
|
|
case nir_texop_texture_samples:
|
|
|
|
|
shader->info.uses_resource_info_query = true;
|
|
|
|
|
break;
|
2017-09-09 00:19:57 -07:00
|
|
|
default:
|
|
|
|
|
break;
|
|
|
|
|
}
|
2016-03-25 10:23:25 -07:00
|
|
|
}
|
|
|
|
|
|
2017-10-26 15:19:25 -07:00
|
|
|
static void
|
|
|
|
|
gather_alu_info(nir_alu_instr *instr, nir_shader *shader)
|
|
|
|
|
{
|
|
|
|
|
switch (instr->op) {
|
|
|
|
|
case nir_op_fddx:
|
|
|
|
|
case nir_op_fddy:
|
|
|
|
|
shader->info.uses_fddx_fddy = true;
|
2020-11-24 11:02:00 +01:00
|
|
|
FALLTHROUGH;
|
2019-06-07 18:07:46 -05:00
|
|
|
case nir_op_fddx_fine:
|
|
|
|
|
case nir_op_fddy_fine:
|
|
|
|
|
case nir_op_fddx_coarse:
|
|
|
|
|
case nir_op_fddy_coarse:
|
|
|
|
|
if (shader->info.stage == MESA_SHADER_FRAGMENT)
|
2020-09-21 20:21:40 -04:00
|
|
|
shader->info.fs.needs_quad_helper_invocations = true;
|
2017-10-26 15:19:25 -07:00
|
|
|
break;
|
|
|
|
|
default:
|
|
|
|
|
break;
|
|
|
|
|
}
|
2019-06-07 18:03:10 -05:00
|
|
|
|
2020-10-29 10:52:25 +00:00
|
|
|
const nir_op_info *info = &nir_op_infos[instr->op];
|
|
|
|
|
|
|
|
|
|
for (unsigned i = 0; i < info->num_inputs; i++) {
|
|
|
|
|
if (nir_alu_type_get_base_type(info->input_types[i]) == nir_type_float)
|
|
|
|
|
shader->info.bit_sizes_float |= nir_src_bit_size(instr->src[i].src);
|
|
|
|
|
else
|
|
|
|
|
shader->info.bit_sizes_int |= nir_src_bit_size(instr->src[i].src);
|
2019-06-07 18:03:10 -05:00
|
|
|
}
|
2020-10-29 10:52:25 +00:00
|
|
|
if (nir_alu_type_get_base_type(info->output_type) == nir_type_float)
|
|
|
|
|
shader->info.bit_sizes_float |= nir_dest_bit_size(instr->dest.dest);
|
|
|
|
|
else
|
|
|
|
|
shader->info.bit_sizes_int |= nir_dest_bit_size(instr->dest.dest);
|
2017-10-26 15:19:25 -07:00
|
|
|
}
|
|
|
|
|
|
2016-04-13 16:26:39 -07:00
|
|
|
static void
|
2022-04-26 17:12:07 +02:00
|
|
|
gather_func_info(nir_function_impl *func, nir_shader *shader,
|
|
|
|
|
struct set *visited_funcs, void *dead_ctx)
|
2016-03-25 10:23:25 -07:00
|
|
|
{
|
2022-04-26 17:12:07 +02:00
|
|
|
if (_mesa_set_search(visited_funcs, func))
|
|
|
|
|
return;
|
|
|
|
|
|
|
|
|
|
_mesa_set_add(visited_funcs, func);
|
|
|
|
|
|
|
|
|
|
nir_foreach_block(block, func) {
|
|
|
|
|
nir_foreach_instr(instr, block) {
|
|
|
|
|
switch (instr->type) {
|
|
|
|
|
case nir_instr_type_alu:
|
|
|
|
|
gather_alu_info(nir_instr_as_alu(instr), shader);
|
|
|
|
|
break;
|
|
|
|
|
case nir_instr_type_intrinsic:
|
|
|
|
|
gather_intrinsic_info(nir_instr_as_intrinsic(instr), shader, dead_ctx);
|
|
|
|
|
break;
|
|
|
|
|
case nir_instr_type_tex:
|
|
|
|
|
gather_tex_info(nir_instr_as_tex(instr), shader);
|
|
|
|
|
break;
|
|
|
|
|
case nir_instr_type_call: {
|
|
|
|
|
nir_call_instr *call = nir_instr_as_call(instr);
|
|
|
|
|
nir_function_impl *impl = call->callee->impl;
|
|
|
|
|
|
|
|
|
|
assert(impl || !"nir_shader_gather_info only works with linked shaders");
|
|
|
|
|
gather_func_info(impl, shader, visited_funcs, dead_ctx);
|
|
|
|
|
break;
|
|
|
|
|
}
|
|
|
|
|
default:
|
|
|
|
|
break;
|
|
|
|
|
}
|
2016-03-25 10:23:25 -07:00
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
void
|
|
|
|
|
nir_shader_gather_info(nir_shader *shader, nir_function_impl *entrypoint)
|
|
|
|
|
{
|
2017-05-08 09:20:21 -07:00
|
|
|
shader->info.num_textures = 0;
|
|
|
|
|
shader->info.num_images = 0;
|
2020-10-29 10:52:25 +00:00
|
|
|
shader->info.bit_sizes_float = 0;
|
|
|
|
|
shader->info.bit_sizes_int = 0;
|
2022-08-16 13:07:14 -04:00
|
|
|
shader->info.uses_bindless = false;
|
2020-03-13 10:14:37 +01:00
|
|
|
|
2021-10-15 12:58:22 -05:00
|
|
|
nir_foreach_variable_with_modes(var, shader, nir_var_image | nir_var_uniform) {
|
2022-08-16 13:07:14 -04:00
|
|
|
if (var->data.bindless)
|
|
|
|
|
shader->info.uses_bindless = true;
|
2020-05-26 04:36:33 -04:00
|
|
|
/* Bindless textures and images don't use non-bindless slots.
|
|
|
|
|
* Interface blocks imply inputs, outputs, UBO, or SSBO, which can only
|
|
|
|
|
* mean bindless.
|
|
|
|
|
*/
|
|
|
|
|
if (var->data.bindless || var->interface_type)
|
2019-09-18 15:19:29 -04:00
|
|
|
continue;
|
|
|
|
|
|
2022-11-03 17:30:50 +01:00
|
|
|
shader->info.num_textures += glsl_type_get_sampler_count(var->type) +
|
|
|
|
|
glsl_type_get_texture_count(var->type);
|
2022-04-15 15:40:13 -05:00
|
|
|
shader->info.num_images += glsl_type_get_image_count(var->type);
|
2016-03-25 10:23:25 -07:00
|
|
|
}
|
|
|
|
|
|
2022-08-16 13:07:14 -04:00
|
|
|
/* these types may not initially be marked bindless */
|
|
|
|
|
nir_foreach_variable_with_modes(var, shader, nir_var_shader_in | nir_var_shader_out) {
|
|
|
|
|
const struct glsl_type *type = glsl_without_array(var->type);
|
|
|
|
|
if (glsl_type_is_sampler(type) || glsl_type_is_image(type))
|
|
|
|
|
shader->info.uses_bindless = true;
|
|
|
|
|
}
|
|
|
|
|
|
2017-05-08 09:20:21 -07:00
|
|
|
shader->info.inputs_read = 0;
|
|
|
|
|
shader->info.outputs_written = 0;
|
|
|
|
|
shader->info.outputs_read = 0;
|
2021-02-09 10:58:51 -05:00
|
|
|
shader->info.inputs_read_16bit = 0;
|
|
|
|
|
shader->info.outputs_written_16bit = 0;
|
|
|
|
|
shader->info.outputs_read_16bit = 0;
|
|
|
|
|
shader->info.inputs_read_indirectly_16bit = 0;
|
|
|
|
|
shader->info.outputs_accessed_indirectly_16bit = 0;
|
2017-11-14 15:10:44 +10:00
|
|
|
shader->info.patch_outputs_read = 0;
|
2017-05-08 09:20:21 -07:00
|
|
|
shader->info.patch_inputs_read = 0;
|
|
|
|
|
shader->info.patch_outputs_written = 0;
|
2021-01-19 17:14:28 -08:00
|
|
|
BITSET_ZERO(shader->info.system_values_read);
|
2020-03-13 10:14:37 +01:00
|
|
|
shader->info.inputs_read_indirectly = 0;
|
|
|
|
|
shader->info.outputs_accessed_indirectly = 0;
|
|
|
|
|
shader->info.patch_inputs_read_indirectly = 0;
|
|
|
|
|
shader->info.patch_outputs_accessed_indirectly = 0;
|
|
|
|
|
|
2022-07-21 09:31:38 -04:00
|
|
|
shader->info.uses_resource_info_query = false;
|
|
|
|
|
|
2017-12-16 14:06:23 +11:00
|
|
|
if (shader->info.stage == MESA_SHADER_VERTEX) {
|
|
|
|
|
shader->info.vs.double_inputs = 0;
|
|
|
|
|
}
|
2017-09-14 19:52:38 -07:00
|
|
|
if (shader->info.stage == MESA_SHADER_FRAGMENT) {
|
2017-05-08 09:20:21 -07:00
|
|
|
shader->info.fs.uses_sample_qualifier = false;
|
2019-04-08 14:59:39 +02:00
|
|
|
shader->info.fs.uses_discard = false;
|
2020-03-04 16:43:15 +01:00
|
|
|
shader->info.fs.uses_demote = false;
|
2020-09-17 20:25:22 -04:00
|
|
|
shader->info.fs.color_is_dual_source = false;
|
|
|
|
|
shader->info.fs.uses_fbfetch_output = false;
|
2020-09-21 20:21:40 -04:00
|
|
|
shader->info.fs.needs_quad_helper_invocations = false;
|
2020-09-21 20:35:06 -04:00
|
|
|
shader->info.fs.needs_all_helper_invocations = false;
|
2016-10-27 12:21:52 +11:00
|
|
|
}
|
2020-03-13 10:14:37 +01:00
|
|
|
if (shader->info.stage == MESA_SHADER_TESS_CTRL) {
|
|
|
|
|
shader->info.tess.tcs_cross_invocation_inputs_read = 0;
|
|
|
|
|
shader->info.tess.tcs_cross_invocation_outputs_read = 0;
|
|
|
|
|
}
|
2022-09-07 18:52:13 +02:00
|
|
|
if (shader->info.stage == MESA_SHADER_MESH) {
|
|
|
|
|
shader->info.mesh.ms_cross_invocation_output_access = 0;
|
|
|
|
|
}
|
2020-03-13 10:14:37 +01:00
|
|
|
|
2022-05-02 13:59:55 -04:00
|
|
|
if (shader->info.stage != MESA_SHADER_FRAGMENT)
|
|
|
|
|
shader->info.writes_memory = shader->info.has_transform_feedback_varyings;
|
2018-03-17 21:09:14 -07:00
|
|
|
|
|
|
|
|
void *dead_ctx = ralloc_context(NULL);
|
2022-04-26 17:12:07 +02:00
|
|
|
struct set *visited_funcs = _mesa_pointer_set_create(dead_ctx);
|
|
|
|
|
gather_func_info(entrypoint, shader, visited_funcs, dead_ctx);
|
2018-03-17 21:09:14 -07:00
|
|
|
ralloc_free(dead_ctx);
|
2020-12-02 16:18:13 +01:00
|
|
|
|
2021-04-29 11:51:57 -07:00
|
|
|
shader->info.per_primitive_outputs = 0;
|
2022-07-15 15:36:33 -05:00
|
|
|
shader->info.per_view_outputs = 0;
|
|
|
|
|
nir_foreach_shader_out_variable(var, shader) {
|
|
|
|
|
if (var->data.per_primitive) {
|
|
|
|
|
assert(shader->info.stage == MESA_SHADER_MESH);
|
|
|
|
|
assert(nir_is_arrayed_io(var, shader->info.stage));
|
|
|
|
|
const unsigned slots =
|
|
|
|
|
glsl_count_attribute_slots(glsl_get_array_element(var->type), false);
|
|
|
|
|
shader->info.per_primitive_outputs |= BITFIELD64_RANGE(var->data.location, slots);
|
|
|
|
|
}
|
|
|
|
|
if (var->data.per_view) {
|
|
|
|
|
const unsigned slots =
|
|
|
|
|
glsl_count_attribute_slots(glsl_get_array_element(var->type), false);
|
|
|
|
|
shader->info.per_view_outputs |= BITFIELD64_RANGE(var->data.location, slots);
|
2021-04-29 11:51:57 -07:00
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
shader->info.per_primitive_inputs = 0;
|
|
|
|
|
if (shader->info.stage == MESA_SHADER_FRAGMENT) {
|
|
|
|
|
nir_foreach_shader_in_variable(var, shader) {
|
|
|
|
|
if (var->data.per_primitive) {
|
|
|
|
|
const unsigned slots =
|
|
|
|
|
glsl_count_attribute_slots(var->type, false);
|
|
|
|
|
shader->info.per_primitive_inputs |= BITFIELD64_RANGE(var->data.location, slots);
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
}
|
2021-10-20 15:51:43 +03:00
|
|
|
|
|
|
|
|
shader->info.ray_queries = 0;
|
|
|
|
|
nir_foreach_variable_in_shader(var, shader) {
|
|
|
|
|
if (!var->data.ray_query)
|
|
|
|
|
continue;
|
|
|
|
|
|
|
|
|
|
shader->info.ray_queries += MAX2(glsl_get_aoa_size(var->type), 1);
|
|
|
|
|
}
|
|
|
|
|
nir_foreach_function(func, shader) {
|
|
|
|
|
if (!func->impl)
|
|
|
|
|
continue;
|
|
|
|
|
nir_foreach_function_temp_variable(var, func->impl) {
|
|
|
|
|
if (!var->data.ray_query)
|
|
|
|
|
continue;
|
|
|
|
|
|
|
|
|
|
shader->info.ray_queries += MAX2(glsl_get_aoa_size(var->type), 1);
|
|
|
|
|
}
|
|
|
|
|
}
|
2016-03-25 10:23:25 -07:00
|
|
|
}
|