2017-05-10 17:35:25 +02:00
|
|
|
/*
|
|
|
|
|
* Copyright © 2011 Red Hat All Rights Reserved.
|
|
|
|
|
* Copyright © 2017 Advanced Micro Devices, Inc.
|
|
|
|
|
* All Rights Reserved.
|
|
|
|
|
*
|
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining
|
|
|
|
|
* a copy of this software and associated documentation files (the
|
|
|
|
|
* "Software"), to deal in the Software without restriction, including
|
|
|
|
|
* without limitation the rights to use, copy, modify, merge, publish,
|
|
|
|
|
* distribute, sub license, and/or sell copies of the Software, and to
|
|
|
|
|
* permit persons to whom the Software is furnished to do so, subject to
|
|
|
|
|
* the following conditions:
|
|
|
|
|
*
|
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
|
|
|
|
|
* EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
|
|
|
|
|
* OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
|
|
|
|
|
* NON-INFRINGEMENT. IN NO EVENT SHALL THE COPYRIGHT HOLDERS, AUTHORS
|
|
|
|
|
* AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
|
|
|
|
|
* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
|
|
|
|
|
* USE OR OTHER DEALINGS IN THE SOFTWARE.
|
|
|
|
|
*
|
|
|
|
|
* The above copyright notice and this permission notice (including the
|
|
|
|
|
* next paragraph) shall be included in all copies or substantial portions
|
|
|
|
|
* of the Software.
|
|
|
|
|
*/
|
|
|
|
|
|
|
|
|
|
#include "ac_surface.h"
|
2017-05-12 01:24:48 +02:00
|
|
|
#include "amd_family.h"
|
2017-11-07 00:56:13 +01:00
|
|
|
#include "addrlib/amdgpu_asic_addr.h"
|
2017-05-12 01:24:48 +02:00
|
|
|
#include "ac_gpu_info.h"
|
2017-05-10 17:35:25 +02:00
|
|
|
#include "util/macros.h"
|
2017-07-28 23:08:10 +02:00
|
|
|
#include "util/u_atomic.h"
|
2017-05-10 17:35:25 +02:00
|
|
|
#include "util/u_math.h"
|
|
|
|
|
|
2017-05-10 20:44:51 +02:00
|
|
|
#include <errno.h>
|
2017-05-10 17:35:25 +02:00
|
|
|
#include <stdio.h>
|
|
|
|
|
#include <stdlib.h>
|
|
|
|
|
#include <amdgpu.h>
|
2017-05-10 20:21:36 +02:00
|
|
|
#include <amdgpu_drm.h>
|
2017-05-10 17:35:25 +02:00
|
|
|
|
|
|
|
|
#include "addrlib/addrinterface.h"
|
|
|
|
|
|
|
|
|
|
#ifndef CIASICIDGFXENGINE_SOUTHERNISLAND
|
|
|
|
|
#define CIASICIDGFXENGINE_SOUTHERNISLAND 0x0000000A
|
|
|
|
|
#endif
|
|
|
|
|
|
|
|
|
|
#ifndef CIASICIDGFXENGINE_ARCTICISLAND
|
|
|
|
|
#define CIASICIDGFXENGINE_ARCTICISLAND 0x0000000D
|
|
|
|
|
#endif
|
|
|
|
|
|
2017-11-07 00:56:13 +01:00
|
|
|
static unsigned get_first(unsigned x, unsigned y)
|
|
|
|
|
{
|
|
|
|
|
return x;
|
|
|
|
|
}
|
|
|
|
|
|
2017-05-10 17:35:25 +02:00
|
|
|
static void addrlib_family_rev_id(enum radeon_family family,
|
2017-11-07 00:56:13 +01:00
|
|
|
unsigned *addrlib_family,
|
|
|
|
|
unsigned *addrlib_revid)
|
2017-05-10 17:35:25 +02:00
|
|
|
{
|
|
|
|
|
switch (family) {
|
|
|
|
|
case CHIP_TAHITI:
|
|
|
|
|
*addrlib_family = FAMILY_SI;
|
2017-11-07 00:56:13 +01:00
|
|
|
*addrlib_revid = get_first(AMDGPU_TAHITI_RANGE);
|
2017-05-10 17:35:25 +02:00
|
|
|
break;
|
|
|
|
|
case CHIP_PITCAIRN:
|
|
|
|
|
*addrlib_family = FAMILY_SI;
|
2017-11-07 00:56:13 +01:00
|
|
|
*addrlib_revid = get_first(AMDGPU_PITCAIRN_RANGE);
|
2017-05-10 17:35:25 +02:00
|
|
|
break;
|
|
|
|
|
case CHIP_VERDE:
|
|
|
|
|
*addrlib_family = FAMILY_SI;
|
2017-11-07 00:56:13 +01:00
|
|
|
*addrlib_revid = get_first(AMDGPU_CAPEVERDE_RANGE);
|
2017-05-10 17:35:25 +02:00
|
|
|
break;
|
|
|
|
|
case CHIP_OLAND:
|
|
|
|
|
*addrlib_family = FAMILY_SI;
|
2017-11-07 00:56:13 +01:00
|
|
|
*addrlib_revid = get_first(AMDGPU_OLAND_RANGE);
|
2017-05-10 17:35:25 +02:00
|
|
|
break;
|
|
|
|
|
case CHIP_HAINAN:
|
|
|
|
|
*addrlib_family = FAMILY_SI;
|
2017-11-07 00:56:13 +01:00
|
|
|
*addrlib_revid = get_first(AMDGPU_HAINAN_RANGE);
|
2017-05-10 17:35:25 +02:00
|
|
|
break;
|
|
|
|
|
case CHIP_BONAIRE:
|
|
|
|
|
*addrlib_family = FAMILY_CI;
|
2017-11-07 00:56:13 +01:00
|
|
|
*addrlib_revid = get_first(AMDGPU_BONAIRE_RANGE);
|
2017-05-10 17:35:25 +02:00
|
|
|
break;
|
|
|
|
|
case CHIP_KAVERI:
|
|
|
|
|
*addrlib_family = FAMILY_KV;
|
2017-11-07 00:56:13 +01:00
|
|
|
*addrlib_revid = get_first(AMDGPU_SPECTRE_RANGE);
|
2017-05-10 17:35:25 +02:00
|
|
|
break;
|
|
|
|
|
case CHIP_KABINI:
|
|
|
|
|
*addrlib_family = FAMILY_KV;
|
2017-11-07 00:56:13 +01:00
|
|
|
*addrlib_revid = get_first(AMDGPU_KALINDI_RANGE);
|
2017-05-10 17:35:25 +02:00
|
|
|
break;
|
|
|
|
|
case CHIP_HAWAII:
|
|
|
|
|
*addrlib_family = FAMILY_CI;
|
2017-11-07 00:56:13 +01:00
|
|
|
*addrlib_revid = get_first(AMDGPU_HAWAII_RANGE);
|
2017-05-10 17:35:25 +02:00
|
|
|
break;
|
|
|
|
|
case CHIP_MULLINS:
|
|
|
|
|
*addrlib_family = FAMILY_KV;
|
2017-11-07 00:56:13 +01:00
|
|
|
*addrlib_revid = get_first(AMDGPU_GODAVARI_RANGE);
|
2017-05-10 17:35:25 +02:00
|
|
|
break;
|
|
|
|
|
case CHIP_TONGA:
|
|
|
|
|
*addrlib_family = FAMILY_VI;
|
2017-11-07 00:56:13 +01:00
|
|
|
*addrlib_revid = get_first(AMDGPU_TONGA_RANGE);
|
2017-05-10 17:35:25 +02:00
|
|
|
break;
|
|
|
|
|
case CHIP_ICELAND:
|
|
|
|
|
*addrlib_family = FAMILY_VI;
|
2017-11-07 00:56:13 +01:00
|
|
|
*addrlib_revid = get_first(AMDGPU_ICELAND_RANGE);
|
2017-05-10 17:35:25 +02:00
|
|
|
break;
|
|
|
|
|
case CHIP_CARRIZO:
|
|
|
|
|
*addrlib_family = FAMILY_CZ;
|
2017-11-07 00:56:13 +01:00
|
|
|
*addrlib_revid = get_first(AMDGPU_CARRIZO_RANGE);
|
2017-05-10 17:35:25 +02:00
|
|
|
break;
|
|
|
|
|
case CHIP_STONEY:
|
|
|
|
|
*addrlib_family = FAMILY_CZ;
|
2017-11-07 00:56:13 +01:00
|
|
|
*addrlib_revid = get_first(AMDGPU_STONEY_RANGE);
|
2017-05-10 17:35:25 +02:00
|
|
|
break;
|
|
|
|
|
case CHIP_FIJI:
|
|
|
|
|
*addrlib_family = FAMILY_VI;
|
2017-11-07 00:56:13 +01:00
|
|
|
*addrlib_revid = get_first(AMDGPU_FIJI_RANGE);
|
2017-05-10 17:35:25 +02:00
|
|
|
break;
|
|
|
|
|
case CHIP_POLARIS10:
|
|
|
|
|
*addrlib_family = FAMILY_VI;
|
2017-11-07 00:56:13 +01:00
|
|
|
*addrlib_revid = get_first(AMDGPU_POLARIS10_RANGE);
|
2017-05-10 17:35:25 +02:00
|
|
|
break;
|
|
|
|
|
case CHIP_POLARIS11:
|
|
|
|
|
*addrlib_family = FAMILY_VI;
|
2017-11-07 00:56:13 +01:00
|
|
|
*addrlib_revid = get_first(AMDGPU_POLARIS11_RANGE);
|
2017-05-10 17:35:25 +02:00
|
|
|
break;
|
|
|
|
|
case CHIP_POLARIS12:
|
|
|
|
|
*addrlib_family = FAMILY_VI;
|
2017-11-07 00:56:13 +01:00
|
|
|
*addrlib_revid = get_first(AMDGPU_POLARIS12_RANGE);
|
2017-05-10 17:35:25 +02:00
|
|
|
break;
|
2017-02-27 23:28:07 +01:00
|
|
|
case CHIP_VEGAM:
|
|
|
|
|
*addrlib_family = FAMILY_VI;
|
|
|
|
|
*addrlib_revid = get_first(AMDGPU_VEGAM_RANGE);
|
|
|
|
|
break;
|
2017-05-10 17:35:25 +02:00
|
|
|
case CHIP_VEGA10:
|
|
|
|
|
*addrlib_family = FAMILY_AI;
|
2017-11-07 00:56:13 +01:00
|
|
|
*addrlib_revid = get_first(AMDGPU_VEGA10_RANGE);
|
2017-05-10 17:35:25 +02:00
|
|
|
break;
|
2017-11-07 02:57:36 +01:00
|
|
|
case CHIP_VEGA12:
|
|
|
|
|
*addrlib_family = FAMILY_AI;
|
|
|
|
|
*addrlib_revid = get_first(AMDGPU_VEGA12_RANGE);
|
|
|
|
|
break;
|
2017-05-10 17:35:25 +02:00
|
|
|
case CHIP_RAVEN:
|
|
|
|
|
*addrlib_family = FAMILY_RV;
|
2017-11-07 00:56:13 +01:00
|
|
|
*addrlib_revid = get_first(AMDGPU_RAVEN_RANGE);
|
2017-05-10 17:35:25 +02:00
|
|
|
break;
|
|
|
|
|
default:
|
|
|
|
|
fprintf(stderr, "amdgpu: Unknown family.\n");
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static void *ADDR_API allocSysMem(const ADDR_ALLOCSYSMEM_INPUT * pInput)
|
|
|
|
|
{
|
|
|
|
|
return malloc(pInput->sizeInBytes);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static ADDR_E_RETURNCODE ADDR_API freeSysMem(const ADDR_FREESYSMEM_INPUT * pInput)
|
|
|
|
|
{
|
|
|
|
|
free(pInput->pVirtAddr);
|
|
|
|
|
return ADDR_OK;
|
|
|
|
|
}
|
|
|
|
|
|
2017-05-12 01:24:48 +02:00
|
|
|
ADDR_HANDLE amdgpu_addr_create(const struct radeon_info *info,
|
2017-07-09 20:34:04 +01:00
|
|
|
const struct amdgpu_gpu_info *amdinfo,
|
|
|
|
|
uint64_t *max_alignment)
|
2017-05-10 17:35:25 +02:00
|
|
|
{
|
|
|
|
|
ADDR_CREATE_INPUT addrCreateInput = {0};
|
|
|
|
|
ADDR_CREATE_OUTPUT addrCreateOutput = {0};
|
|
|
|
|
ADDR_REGISTER_VALUE regValue = {0};
|
|
|
|
|
ADDR_CREATE_FLAGS createFlags = {{0}};
|
2017-11-20 22:02:11 +01:00
|
|
|
ADDR_GET_MAX_ALINGMENTS_OUTPUT addrGetMaxAlignmentsOutput = {0};
|
2017-05-10 17:35:25 +02:00
|
|
|
ADDR_E_RETURNCODE addrRet;
|
|
|
|
|
|
|
|
|
|
addrCreateInput.size = sizeof(ADDR_CREATE_INPUT);
|
|
|
|
|
addrCreateOutput.size = sizeof(ADDR_CREATE_OUTPUT);
|
|
|
|
|
|
2017-05-12 01:24:48 +02:00
|
|
|
regValue.gbAddrConfig = amdinfo->gb_addr_cfg;
|
2017-05-10 17:35:25 +02:00
|
|
|
createFlags.value = 0;
|
|
|
|
|
|
2017-11-07 00:56:13 +01:00
|
|
|
addrlib_family_rev_id(info->family, &addrCreateInput.chipFamily, &addrCreateInput.chipRevision);
|
2017-05-10 17:35:25 +02:00
|
|
|
if (addrCreateInput.chipFamily == FAMILY_UNKNOWN)
|
|
|
|
|
return NULL;
|
|
|
|
|
|
|
|
|
|
if (addrCreateInput.chipFamily >= FAMILY_AI) {
|
|
|
|
|
addrCreateInput.chipEngine = CIASICIDGFXENGINE_ARCTICISLAND;
|
|
|
|
|
regValue.blockVarSizeLog2 = 0;
|
|
|
|
|
} else {
|
2017-05-12 01:24:48 +02:00
|
|
|
regValue.noOfBanks = amdinfo->mc_arb_ramcfg & 0x3;
|
|
|
|
|
regValue.noOfRanks = (amdinfo->mc_arb_ramcfg & 0x4) >> 2;
|
2017-05-10 17:35:25 +02:00
|
|
|
|
2017-05-12 01:24:48 +02:00
|
|
|
regValue.backendDisables = amdinfo->enabled_rb_pipes_mask;
|
|
|
|
|
regValue.pTileConfig = amdinfo->gb_tile_mode;
|
|
|
|
|
regValue.noOfEntries = ARRAY_SIZE(amdinfo->gb_tile_mode);
|
2017-05-10 17:35:25 +02:00
|
|
|
if (addrCreateInput.chipFamily == FAMILY_SI) {
|
|
|
|
|
regValue.pMacroTileConfig = NULL;
|
|
|
|
|
regValue.noOfMacroEntries = 0;
|
|
|
|
|
} else {
|
2017-05-12 01:24:48 +02:00
|
|
|
regValue.pMacroTileConfig = amdinfo->gb_macro_tile_mode;
|
|
|
|
|
regValue.noOfMacroEntries = ARRAY_SIZE(amdinfo->gb_macro_tile_mode);
|
2017-05-10 17:35:25 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
createFlags.useTileIndex = 1;
|
|
|
|
|
createFlags.useHtileSliceAlign = 1;
|
|
|
|
|
|
|
|
|
|
addrCreateInput.chipEngine = CIASICIDGFXENGINE_SOUTHERNISLAND;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
addrCreateInput.callbacks.allocSysMem = allocSysMem;
|
|
|
|
|
addrCreateInput.callbacks.freeSysMem = freeSysMem;
|
|
|
|
|
addrCreateInput.callbacks.debugPrint = 0;
|
|
|
|
|
addrCreateInput.createFlags = createFlags;
|
|
|
|
|
addrCreateInput.regValue = regValue;
|
|
|
|
|
|
|
|
|
|
addrRet = AddrCreate(&addrCreateInput, &addrCreateOutput);
|
|
|
|
|
if (addrRet != ADDR_OK)
|
|
|
|
|
return NULL;
|
|
|
|
|
|
2017-07-09 20:34:04 +01:00
|
|
|
if (max_alignment) {
|
|
|
|
|
addrRet = AddrGetMaxAlignments(addrCreateOutput.hLib, &addrGetMaxAlignmentsOutput);
|
|
|
|
|
if (addrRet == ADDR_OK){
|
|
|
|
|
*max_alignment = addrGetMaxAlignmentsOutput.baseAlign;
|
|
|
|
|
}
|
|
|
|
|
}
|
2017-05-10 17:35:25 +02:00
|
|
|
return addrCreateOutput.hLib;
|
|
|
|
|
}
|
2017-05-10 20:21:36 +02:00
|
|
|
|
2018-04-30 20:54:06 -04:00
|
|
|
static int surf_config_sanity(const struct ac_surf_config *config,
|
|
|
|
|
unsigned flags)
|
2017-05-10 20:44:51 +02:00
|
|
|
{
|
2018-04-30 20:54:06 -04:00
|
|
|
/* FMASK is allocated together with the color surface and can't be
|
|
|
|
|
* allocated separately.
|
|
|
|
|
*/
|
|
|
|
|
assert(!(flags & RADEON_SURF_FMASK));
|
|
|
|
|
if (flags & RADEON_SURF_FMASK)
|
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
2017-05-10 20:44:51 +02:00
|
|
|
/* all dimension must be at least 1 ! */
|
|
|
|
|
if (!config->info.width || !config->info.height || !config->info.depth ||
|
|
|
|
|
!config->info.array_size || !config->info.levels)
|
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
|
|
switch (config->info.samples) {
|
|
|
|
|
case 0:
|
|
|
|
|
case 1:
|
|
|
|
|
case 2:
|
|
|
|
|
case 4:
|
|
|
|
|
case 8:
|
|
|
|
|
break;
|
|
|
|
|
default:
|
|
|
|
|
return -EINVAL;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
if (config->is_3d && config->info.array_size > 1)
|
|
|
|
|
return -EINVAL;
|
|
|
|
|
if (config->is_cube && config->info.depth > 1)
|
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
|
2017-05-10 20:21:36 +02:00
|
|
|
static int gfx6_compute_level(ADDR_HANDLE addrlib,
|
|
|
|
|
const struct ac_surf_config *config,
|
|
|
|
|
struct radeon_surf *surf, bool is_stencil,
|
|
|
|
|
unsigned level, bool compressed,
|
|
|
|
|
ADDR_COMPUTE_SURFACE_INFO_INPUT *AddrSurfInfoIn,
|
|
|
|
|
ADDR_COMPUTE_SURFACE_INFO_OUTPUT *AddrSurfInfoOut,
|
|
|
|
|
ADDR_COMPUTE_DCCINFO_INPUT *AddrDccIn,
|
|
|
|
|
ADDR_COMPUTE_DCCINFO_OUTPUT *AddrDccOut,
|
|
|
|
|
ADDR_COMPUTE_HTILE_INFO_INPUT *AddrHtileIn,
|
|
|
|
|
ADDR_COMPUTE_HTILE_INFO_OUTPUT *AddrHtileOut)
|
|
|
|
|
{
|
|
|
|
|
struct legacy_surf_level *surf_level;
|
|
|
|
|
ADDR_E_RETURNCODE ret;
|
|
|
|
|
|
|
|
|
|
AddrSurfInfoIn->mipLevel = level;
|
|
|
|
|
AddrSurfInfoIn->width = u_minify(config->info.width, level);
|
|
|
|
|
AddrSurfInfoIn->height = u_minify(config->info.height, level);
|
|
|
|
|
|
2017-07-25 00:08:55 +02:00
|
|
|
/* Make GFX6 linear surfaces compatible with GFX9 for hybrid graphics,
|
|
|
|
|
* because GFX9 needs linear alignment of 256 bytes.
|
|
|
|
|
*/
|
|
|
|
|
if (config->info.levels == 1 &&
|
|
|
|
|
AddrSurfInfoIn->tileMode == ADDR_TM_LINEAR_ALIGNED &&
|
|
|
|
|
AddrSurfInfoIn->bpp) {
|
|
|
|
|
unsigned alignment = 256 / (AddrSurfInfoIn->bpp / 8);
|
|
|
|
|
|
2017-11-13 11:17:41 -08:00
|
|
|
assert(util_is_power_of_two_or_zero(AddrSurfInfoIn->bpp));
|
2017-07-25 00:08:55 +02:00
|
|
|
AddrSurfInfoIn->width = align(AddrSurfInfoIn->width, alignment);
|
|
|
|
|
}
|
|
|
|
|
|
2017-05-10 20:21:36 +02:00
|
|
|
if (config->is_3d)
|
|
|
|
|
AddrSurfInfoIn->numSlices = u_minify(config->info.depth, level);
|
|
|
|
|
else if (config->is_cube)
|
|
|
|
|
AddrSurfInfoIn->numSlices = 6;
|
|
|
|
|
else
|
|
|
|
|
AddrSurfInfoIn->numSlices = config->info.array_size;
|
|
|
|
|
|
|
|
|
|
if (level > 0) {
|
|
|
|
|
/* Set the base level pitch. This is needed for calculation
|
|
|
|
|
* of non-zero levels. */
|
|
|
|
|
if (is_stencil)
|
|
|
|
|
AddrSurfInfoIn->basePitch = surf->u.legacy.stencil_level[0].nblk_x;
|
|
|
|
|
else
|
|
|
|
|
AddrSurfInfoIn->basePitch = surf->u.legacy.level[0].nblk_x;
|
|
|
|
|
|
|
|
|
|
/* Convert blocks to pixels for compressed formats. */
|
|
|
|
|
if (compressed)
|
|
|
|
|
AddrSurfInfoIn->basePitch *= surf->blk_w;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
ret = AddrComputeSurfaceInfo(addrlib,
|
|
|
|
|
AddrSurfInfoIn,
|
|
|
|
|
AddrSurfInfoOut);
|
|
|
|
|
if (ret != ADDR_OK) {
|
|
|
|
|
return ret;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
surf_level = is_stencil ? &surf->u.legacy.stencil_level[level] : &surf->u.legacy.level[level];
|
|
|
|
|
surf_level->offset = align64(surf->surf_size, AddrSurfInfoOut->baseAlign);
|
2017-11-14 19:31:39 +01:00
|
|
|
surf_level->slice_size_dw = AddrSurfInfoOut->sliceSize / 4;
|
2017-05-10 20:21:36 +02:00
|
|
|
surf_level->nblk_x = AddrSurfInfoOut->pitch;
|
|
|
|
|
surf_level->nblk_y = AddrSurfInfoOut->height;
|
|
|
|
|
|
|
|
|
|
switch (AddrSurfInfoOut->tileMode) {
|
|
|
|
|
case ADDR_TM_LINEAR_ALIGNED:
|
|
|
|
|
surf_level->mode = RADEON_SURF_MODE_LINEAR_ALIGNED;
|
|
|
|
|
break;
|
|
|
|
|
case ADDR_TM_1D_TILED_THIN1:
|
|
|
|
|
surf_level->mode = RADEON_SURF_MODE_1D;
|
|
|
|
|
break;
|
|
|
|
|
case ADDR_TM_2D_TILED_THIN1:
|
|
|
|
|
surf_level->mode = RADEON_SURF_MODE_2D;
|
|
|
|
|
break;
|
|
|
|
|
default:
|
|
|
|
|
assert(0);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
if (is_stencil)
|
|
|
|
|
surf->u.legacy.stencil_tiling_index[level] = AddrSurfInfoOut->tileIndex;
|
|
|
|
|
else
|
|
|
|
|
surf->u.legacy.tiling_index[level] = AddrSurfInfoOut->tileIndex;
|
|
|
|
|
|
|
|
|
|
surf->surf_size = surf_level->offset + AddrSurfInfoOut->surfSize;
|
|
|
|
|
|
|
|
|
|
/* Clear DCC fields at the beginning. */
|
|
|
|
|
surf_level->dcc_offset = 0;
|
|
|
|
|
|
|
|
|
|
/* The previous level's flag tells us if we can use DCC for this level. */
|
|
|
|
|
if (AddrSurfInfoIn->flags.dccCompatible &&
|
|
|
|
|
(level == 0 || AddrDccOut->subLvlCompressible)) {
|
2018-04-16 16:34:56 -04:00
|
|
|
bool prev_level_clearable = level == 0 ||
|
|
|
|
|
AddrDccOut->dccRamSizeAligned;
|
|
|
|
|
|
2017-05-10 20:21:36 +02:00
|
|
|
AddrDccIn->colorSurfSize = AddrSurfInfoOut->surfSize;
|
|
|
|
|
AddrDccIn->tileMode = AddrSurfInfoOut->tileMode;
|
|
|
|
|
AddrDccIn->tileInfo = *AddrSurfInfoOut->pTileInfo;
|
|
|
|
|
AddrDccIn->tileIndex = AddrSurfInfoOut->tileIndex;
|
|
|
|
|
AddrDccIn->macroModeIndex = AddrSurfInfoOut->macroModeIndex;
|
|
|
|
|
|
|
|
|
|
ret = AddrComputeDccInfo(addrlib,
|
|
|
|
|
AddrDccIn,
|
|
|
|
|
AddrDccOut);
|
|
|
|
|
|
|
|
|
|
if (ret == ADDR_OK) {
|
|
|
|
|
surf_level->dcc_offset = surf->dcc_size;
|
|
|
|
|
surf->num_dcc_levels = level + 1;
|
|
|
|
|
surf->dcc_size = surf_level->dcc_offset + AddrDccOut->dccRamSize;
|
|
|
|
|
surf->dcc_alignment = MAX2(surf->dcc_alignment, AddrDccOut->dccRamBaseAlign);
|
2018-04-16 16:34:56 -04:00
|
|
|
|
|
|
|
|
/* If the DCC size of a subresource (1 mip level or 1 slice)
|
|
|
|
|
* is not aligned, the DCC memory layout is not contiguous for
|
|
|
|
|
* that subresource, which means we can't use fast clear.
|
|
|
|
|
*
|
|
|
|
|
* We only do fast clears for whole mipmap levels. If we did
|
|
|
|
|
* per-slice fast clears, the same restriction would apply.
|
|
|
|
|
* (i.e. only compute the slice size and see if it's aligned)
|
|
|
|
|
*
|
|
|
|
|
* The last level can be non-contiguous and still be clearable
|
|
|
|
|
* if it's interleaved with the next level that doesn't exist.
|
|
|
|
|
*/
|
|
|
|
|
if (AddrDccOut->dccRamSizeAligned ||
|
|
|
|
|
(prev_level_clearable && level == config->info.levels - 1))
|
|
|
|
|
surf_level->dcc_fast_clear_size = AddrDccOut->dccFastClearSize;
|
|
|
|
|
else
|
|
|
|
|
surf_level->dcc_fast_clear_size = 0;
|
2017-05-10 20:21:36 +02:00
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* TC-compatible HTILE. */
|
|
|
|
|
if (!is_stencil &&
|
|
|
|
|
AddrSurfInfoIn->flags.depth &&
|
|
|
|
|
surf_level->mode == RADEON_SURF_MODE_2D &&
|
|
|
|
|
level == 0) {
|
2017-05-21 23:40:54 +02:00
|
|
|
AddrHtileIn->flags.tcCompatible = AddrSurfInfoIn->flags.tcCompatible;
|
2017-05-10 20:21:36 +02:00
|
|
|
AddrHtileIn->pitch = AddrSurfInfoOut->pitch;
|
|
|
|
|
AddrHtileIn->height = AddrSurfInfoOut->height;
|
|
|
|
|
AddrHtileIn->numSlices = AddrSurfInfoOut->depth;
|
|
|
|
|
AddrHtileIn->blockWidth = ADDR_HTILE_BLOCKSIZE_8;
|
|
|
|
|
AddrHtileIn->blockHeight = ADDR_HTILE_BLOCKSIZE_8;
|
|
|
|
|
AddrHtileIn->pTileInfo = AddrSurfInfoOut->pTileInfo;
|
|
|
|
|
AddrHtileIn->tileIndex = AddrSurfInfoOut->tileIndex;
|
|
|
|
|
AddrHtileIn->macroModeIndex = AddrSurfInfoOut->macroModeIndex;
|
|
|
|
|
|
|
|
|
|
ret = AddrComputeHtileInfo(addrlib,
|
|
|
|
|
AddrHtileIn,
|
|
|
|
|
AddrHtileOut);
|
|
|
|
|
|
|
|
|
|
if (ret == ADDR_OK) {
|
|
|
|
|
surf->htile_size = AddrHtileOut->htileBytes;
|
2017-05-10 22:52:27 +02:00
|
|
|
surf->htile_slice_size = AddrHtileOut->sliceSize;
|
2017-05-10 20:21:36 +02:00
|
|
|
surf->htile_alignment = AddrHtileOut->baseAlign;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
#define G_009910_MICRO_TILE_MODE(x) (((x) >> 0) & 0x03)
|
|
|
|
|
#define G_009910_MICRO_TILE_MODE_NEW(x) (((x) >> 22) & 0x07)
|
|
|
|
|
|
|
|
|
|
static void gfx6_set_micro_tile_mode(struct radeon_surf *surf,
|
2017-05-12 01:24:48 +02:00
|
|
|
const struct radeon_info *info)
|
2017-05-10 20:21:36 +02:00
|
|
|
{
|
2017-05-12 01:24:48 +02:00
|
|
|
uint32_t tile_mode = info->si_tile_mode_array[surf->u.legacy.tiling_index[0]];
|
2017-05-10 20:21:36 +02:00
|
|
|
|
2017-05-12 01:24:48 +02:00
|
|
|
if (info->chip_class >= CIK)
|
2017-05-10 20:21:36 +02:00
|
|
|
surf->micro_tile_mode = G_009910_MICRO_TILE_MODE_NEW(tile_mode);
|
|
|
|
|
else
|
|
|
|
|
surf->micro_tile_mode = G_009910_MICRO_TILE_MODE(tile_mode);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static unsigned cik_get_macro_tile_index(struct radeon_surf *surf)
|
|
|
|
|
{
|
|
|
|
|
unsigned index, tileb;
|
|
|
|
|
|
|
|
|
|
tileb = 8 * 8 * surf->bpe;
|
|
|
|
|
tileb = MIN2(surf->u.legacy.tile_split, tileb);
|
|
|
|
|
|
|
|
|
|
for (index = 0; tileb > 64; index++)
|
|
|
|
|
tileb >>= 1;
|
|
|
|
|
|
|
|
|
|
assert(index < 16);
|
|
|
|
|
return index;
|
|
|
|
|
}
|
|
|
|
|
|
2018-04-02 12:51:14 -04:00
|
|
|
static bool get_display_flag(const struct ac_surf_config *config,
|
|
|
|
|
const struct radeon_surf *surf)
|
|
|
|
|
{
|
|
|
|
|
unsigned num_channels = config->info.num_channels;
|
|
|
|
|
unsigned bpe = surf->bpe;
|
|
|
|
|
|
|
|
|
|
if (surf->flags & RADEON_SURF_SCANOUT &&
|
|
|
|
|
config->info.samples <= 1 &&
|
|
|
|
|
surf->blk_w <= 2 && surf->blk_h == 1) {
|
|
|
|
|
/* subsampled */
|
|
|
|
|
if (surf->blk_w == 2 && surf->blk_h == 1)
|
|
|
|
|
return true;
|
|
|
|
|
|
|
|
|
|
if (/* RGBA8 or RGBA16F */
|
|
|
|
|
(bpe >= 4 && bpe <= 8 && num_channels == 4) ||
|
|
|
|
|
/* R5G6B5 or R5G5B5A1 */
|
|
|
|
|
(bpe == 2 && num_channels >= 3) ||
|
|
|
|
|
/* C8 palette */
|
|
|
|
|
(bpe == 1 && num_channels == 1))
|
|
|
|
|
return true;
|
|
|
|
|
}
|
|
|
|
|
return false;
|
|
|
|
|
}
|
|
|
|
|
|
2017-05-16 16:38:27 +02:00
|
|
|
/**
|
2017-07-29 03:15:27 +02:00
|
|
|
* This must be called after the first level is computed.
|
|
|
|
|
*
|
2017-05-16 16:38:27 +02:00
|
|
|
* Copy surface-global settings like pipe/bank config from level 0 surface
|
2017-07-29 03:15:27 +02:00
|
|
|
* computation, and compute tile swizzle.
|
2017-05-16 16:38:27 +02:00
|
|
|
*/
|
2017-07-29 03:15:27 +02:00
|
|
|
static int gfx6_surface_settings(ADDR_HANDLE addrlib,
|
|
|
|
|
const struct radeon_info *info,
|
|
|
|
|
const struct ac_surf_config *config,
|
|
|
|
|
ADDR_COMPUTE_SURFACE_INFO_OUTPUT* csio,
|
|
|
|
|
struct radeon_surf *surf)
|
2017-05-16 16:38:27 +02:00
|
|
|
{
|
|
|
|
|
surf->surf_alignment = csio->baseAlign;
|
|
|
|
|
surf->u.legacy.pipe_config = csio->pTileInfo->pipeConfig - 1;
|
|
|
|
|
gfx6_set_micro_tile_mode(surf, info);
|
|
|
|
|
|
|
|
|
|
/* For 2D modes only. */
|
|
|
|
|
if (csio->tileMode >= ADDR_TM_2D_TILED_THIN1) {
|
|
|
|
|
surf->u.legacy.bankw = csio->pTileInfo->bankWidth;
|
|
|
|
|
surf->u.legacy.bankh = csio->pTileInfo->bankHeight;
|
|
|
|
|
surf->u.legacy.mtilea = csio->pTileInfo->macroAspectRatio;
|
|
|
|
|
surf->u.legacy.tile_split = csio->pTileInfo->tileSplitBytes;
|
|
|
|
|
surf->u.legacy.num_banks = csio->pTileInfo->banks;
|
|
|
|
|
surf->u.legacy.macro_tile_index = csio->macroModeIndex;
|
|
|
|
|
} else {
|
|
|
|
|
surf->u.legacy.macro_tile_index = 0;
|
|
|
|
|
}
|
2017-07-29 03:15:27 +02:00
|
|
|
|
|
|
|
|
/* Compute tile swizzle. */
|
2017-08-01 00:12:30 +02:00
|
|
|
/* TODO: fix tile swizzle with mipmapping for SI */
|
|
|
|
|
if ((info->chip_class >= CIK || config->info.levels == 1) &&
|
|
|
|
|
config->info.surf_index &&
|
2017-07-29 03:15:27 +02:00
|
|
|
surf->u.legacy.level[0].mode == RADEON_SURF_MODE_2D &&
|
|
|
|
|
!(surf->flags & (RADEON_SURF_Z_OR_SBUFFER | RADEON_SURF_SHAREABLE)) &&
|
2018-04-02 12:51:14 -04:00
|
|
|
!get_display_flag(config, surf)) {
|
2017-07-29 03:15:27 +02:00
|
|
|
ADDR_COMPUTE_BASE_SWIZZLE_INPUT AddrBaseSwizzleIn = {0};
|
|
|
|
|
ADDR_COMPUTE_BASE_SWIZZLE_OUTPUT AddrBaseSwizzleOut = {0};
|
|
|
|
|
|
|
|
|
|
AddrBaseSwizzleIn.size = sizeof(ADDR_COMPUTE_BASE_SWIZZLE_INPUT);
|
|
|
|
|
AddrBaseSwizzleOut.size = sizeof(ADDR_COMPUTE_BASE_SWIZZLE_OUTPUT);
|
|
|
|
|
|
|
|
|
|
AddrBaseSwizzleIn.surfIndex = p_atomic_inc_return(config->info.surf_index) - 1;
|
|
|
|
|
AddrBaseSwizzleIn.tileIndex = csio->tileIndex;
|
|
|
|
|
AddrBaseSwizzleIn.macroModeIndex = csio->macroModeIndex;
|
|
|
|
|
AddrBaseSwizzleIn.pTileInfo = csio->pTileInfo;
|
|
|
|
|
AddrBaseSwizzleIn.tileMode = csio->tileMode;
|
|
|
|
|
|
|
|
|
|
int r = AddrComputeBaseSwizzle(addrlib, &AddrBaseSwizzleIn,
|
|
|
|
|
&AddrBaseSwizzleOut);
|
|
|
|
|
if (r != ADDR_OK)
|
|
|
|
|
return r;
|
|
|
|
|
|
|
|
|
|
assert(AddrBaseSwizzleOut.tileSwizzle <=
|
|
|
|
|
u_bit_consecutive(0, sizeof(surf->tile_swizzle) * 8));
|
|
|
|
|
surf->tile_swizzle = AddrBaseSwizzleOut.tileSwizzle;
|
|
|
|
|
}
|
|
|
|
|
return 0;
|
2017-05-16 16:38:27 +02:00
|
|
|
}
|
|
|
|
|
|
2017-05-10 20:21:36 +02:00
|
|
|
/**
|
|
|
|
|
* Fill in the tiling information in \p surf based on the given surface config.
|
|
|
|
|
*
|
|
|
|
|
* The following fields of \p surf must be initialized by the caller:
|
|
|
|
|
* blk_w, blk_h, bpe, flags.
|
|
|
|
|
*/
|
2017-05-10 20:40:14 +02:00
|
|
|
static int gfx6_compute_surface(ADDR_HANDLE addrlib,
|
2017-05-12 01:24:48 +02:00
|
|
|
const struct radeon_info *info,
|
2017-05-10 20:40:14 +02:00
|
|
|
const struct ac_surf_config *config,
|
|
|
|
|
enum radeon_surf_mode mode,
|
|
|
|
|
struct radeon_surf *surf)
|
2017-05-10 20:21:36 +02:00
|
|
|
{
|
|
|
|
|
unsigned level;
|
|
|
|
|
bool compressed;
|
|
|
|
|
ADDR_COMPUTE_SURFACE_INFO_INPUT AddrSurfInfoIn = {0};
|
|
|
|
|
ADDR_COMPUTE_SURFACE_INFO_OUTPUT AddrSurfInfoOut = {0};
|
|
|
|
|
ADDR_COMPUTE_DCCINFO_INPUT AddrDccIn = {0};
|
|
|
|
|
ADDR_COMPUTE_DCCINFO_OUTPUT AddrDccOut = {0};
|
|
|
|
|
ADDR_COMPUTE_HTILE_INFO_INPUT AddrHtileIn = {0};
|
|
|
|
|
ADDR_COMPUTE_HTILE_INFO_OUTPUT AddrHtileOut = {0};
|
|
|
|
|
ADDR_TILEINFO AddrTileInfoIn = {0};
|
|
|
|
|
ADDR_TILEINFO AddrTileInfoOut = {0};
|
|
|
|
|
int r;
|
|
|
|
|
|
|
|
|
|
AddrSurfInfoIn.size = sizeof(ADDR_COMPUTE_SURFACE_INFO_INPUT);
|
|
|
|
|
AddrSurfInfoOut.size = sizeof(ADDR_COMPUTE_SURFACE_INFO_OUTPUT);
|
|
|
|
|
AddrDccIn.size = sizeof(ADDR_COMPUTE_DCCINFO_INPUT);
|
|
|
|
|
AddrDccOut.size = sizeof(ADDR_COMPUTE_DCCINFO_OUTPUT);
|
|
|
|
|
AddrHtileIn.size = sizeof(ADDR_COMPUTE_HTILE_INFO_INPUT);
|
|
|
|
|
AddrHtileOut.size = sizeof(ADDR_COMPUTE_HTILE_INFO_OUTPUT);
|
|
|
|
|
AddrSurfInfoOut.pTileInfo = &AddrTileInfoOut;
|
|
|
|
|
|
|
|
|
|
compressed = surf->blk_w == 4 && surf->blk_h == 4;
|
|
|
|
|
|
2018-04-30 20:54:06 -04:00
|
|
|
/* MSAA requires 2D tiling. */
|
|
|
|
|
if (config->info.samples > 1)
|
2017-05-10 20:21:36 +02:00
|
|
|
mode = RADEON_SURF_MODE_2D;
|
|
|
|
|
|
|
|
|
|
/* DB doesn't support linear layouts. */
|
|
|
|
|
if (surf->flags & (RADEON_SURF_Z_OR_SBUFFER) &&
|
|
|
|
|
mode < RADEON_SURF_MODE_1D)
|
|
|
|
|
mode = RADEON_SURF_MODE_1D;
|
|
|
|
|
|
|
|
|
|
/* Set the requested tiling mode. */
|
|
|
|
|
switch (mode) {
|
|
|
|
|
case RADEON_SURF_MODE_LINEAR_ALIGNED:
|
|
|
|
|
AddrSurfInfoIn.tileMode = ADDR_TM_LINEAR_ALIGNED;
|
|
|
|
|
break;
|
|
|
|
|
case RADEON_SURF_MODE_1D:
|
|
|
|
|
AddrSurfInfoIn.tileMode = ADDR_TM_1D_TILED_THIN1;
|
|
|
|
|
break;
|
|
|
|
|
case RADEON_SURF_MODE_2D:
|
|
|
|
|
AddrSurfInfoIn.tileMode = ADDR_TM_2D_TILED_THIN1;
|
|
|
|
|
break;
|
|
|
|
|
default:
|
|
|
|
|
assert(0);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* The format must be set correctly for the allocation of compressed
|
|
|
|
|
* textures to work. In other cases, setting the bpp is sufficient.
|
|
|
|
|
*/
|
|
|
|
|
if (compressed) {
|
|
|
|
|
switch (surf->bpe) {
|
|
|
|
|
case 8:
|
|
|
|
|
AddrSurfInfoIn.format = ADDR_FMT_BC1;
|
|
|
|
|
break;
|
|
|
|
|
case 16:
|
|
|
|
|
AddrSurfInfoIn.format = ADDR_FMT_BC3;
|
|
|
|
|
break;
|
|
|
|
|
default:
|
|
|
|
|
assert(0);
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
else {
|
|
|
|
|
AddrDccIn.bpp = AddrSurfInfoIn.bpp = surf->bpe * 8;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
AddrDccIn.numSamples = AddrSurfInfoIn.numSamples =
|
|
|
|
|
config->info.samples ? config->info.samples : 1;
|
|
|
|
|
AddrSurfInfoIn.tileIndex = -1;
|
|
|
|
|
|
|
|
|
|
/* Set the micro tile type. */
|
|
|
|
|
if (surf->flags & RADEON_SURF_SCANOUT)
|
|
|
|
|
AddrSurfInfoIn.tileType = ADDR_DISPLAYABLE;
|
2018-04-30 20:54:06 -04:00
|
|
|
else if (surf->flags & RADEON_SURF_Z_OR_SBUFFER)
|
2017-05-10 20:21:36 +02:00
|
|
|
AddrSurfInfoIn.tileType = ADDR_DEPTH_SAMPLE_ORDER;
|
|
|
|
|
else
|
|
|
|
|
AddrSurfInfoIn.tileType = ADDR_NON_DISPLAYABLE;
|
|
|
|
|
|
|
|
|
|
AddrSurfInfoIn.flags.color = !(surf->flags & RADEON_SURF_Z_OR_SBUFFER);
|
|
|
|
|
AddrSurfInfoIn.flags.depth = (surf->flags & RADEON_SURF_ZBUFFER) != 0;
|
|
|
|
|
AddrSurfInfoIn.flags.cube = config->is_cube;
|
2018-04-02 12:51:14 -04:00
|
|
|
AddrSurfInfoIn.flags.display = get_display_flag(config, surf);
|
2017-05-10 20:21:36 +02:00
|
|
|
AddrSurfInfoIn.flags.pow2Pad = config->info.levels > 1;
|
|
|
|
|
AddrSurfInfoIn.flags.tcCompatible = (surf->flags & RADEON_SURF_TC_COMPATIBLE_HTILE) != 0;
|
|
|
|
|
|
|
|
|
|
/* Only degrade the tile mode for space if TC-compatible HTILE hasn't been
|
|
|
|
|
* requested, because TC-compatible HTILE requires 2D tiling.
|
|
|
|
|
*/
|
|
|
|
|
AddrSurfInfoIn.flags.opt4Space = !AddrSurfInfoIn.flags.tcCompatible &&
|
|
|
|
|
!AddrSurfInfoIn.flags.fmask &&
|
|
|
|
|
config->info.samples <= 1 &&
|
|
|
|
|
(surf->flags & RADEON_SURF_OPTIMIZE_FOR_SPACE);
|
|
|
|
|
|
|
|
|
|
/* DCC notes:
|
|
|
|
|
* - If we add MSAA support, keep in mind that CB can't decompress 8bpp
|
|
|
|
|
* with samples >= 4.
|
|
|
|
|
* - Mipmapped array textures have low performance (discovered by a closed
|
|
|
|
|
* driver team).
|
|
|
|
|
*/
|
|
|
|
|
AddrSurfInfoIn.flags.dccCompatible =
|
2017-05-12 01:24:48 +02:00
|
|
|
info->chip_class >= VI &&
|
2017-05-10 20:21:36 +02:00
|
|
|
!(surf->flags & RADEON_SURF_Z_OR_SBUFFER) &&
|
|
|
|
|
!(surf->flags & RADEON_SURF_DISABLE_DCC) &&
|
2017-11-23 22:29:26 +01:00
|
|
|
!compressed &&
|
2017-05-10 20:21:36 +02:00
|
|
|
((config->info.array_size == 1 && config->info.depth == 1) ||
|
|
|
|
|
config->info.levels == 1);
|
|
|
|
|
|
|
|
|
|
AddrSurfInfoIn.flags.noStencil = (surf->flags & RADEON_SURF_SBUFFER) == 0;
|
|
|
|
|
AddrSurfInfoIn.flags.compressZ = AddrSurfInfoIn.flags.depth;
|
|
|
|
|
|
2017-09-05 16:16:29 +02:00
|
|
|
/* On CI/VI, the DB uses the same pitch and tile mode (except tilesplit)
|
|
|
|
|
* for Z and stencil. This can cause a number of problems which we work
|
|
|
|
|
* around here:
|
2017-05-10 20:21:36 +02:00
|
|
|
*
|
2017-09-05 16:16:29 +02:00
|
|
|
* - a depth part that is incompatible with mipmapped texturing
|
|
|
|
|
* - at least on Stoney, entirely incompatible Z/S aspects (e.g.
|
|
|
|
|
* incorrect tiling applied to the stencil part, stencil buffer
|
|
|
|
|
* memory accesses that go out of bounds) even without mipmapping
|
|
|
|
|
*
|
|
|
|
|
* Some piglit tests that are prone to different types of related
|
|
|
|
|
* failures:
|
|
|
|
|
* ./bin/ext_framebuffer_multisample-upsample 2 stencil
|
|
|
|
|
* ./bin/framebuffer-blit-levels {draw,read} stencil
|
|
|
|
|
* ./bin/ext_framebuffer_multisample-unaligned-blit N {depth,stencil} {msaa,upsample,downsample}
|
|
|
|
|
* ./bin/fbo-depth-array fs-writes-{depth,stencil} / {depth,stencil}-{clear,layered-clear,draw}
|
|
|
|
|
* ./bin/depthstencil-render-miplevels 1024 d=s=z24_s8
|
2017-05-10 20:21:36 +02:00
|
|
|
*/
|
2017-09-05 16:16:29 +02:00
|
|
|
int stencil_tile_idx = -1;
|
|
|
|
|
|
|
|
|
|
if (AddrSurfInfoIn.flags.depth && !AddrSurfInfoIn.flags.noStencil &&
|
|
|
|
|
(config->info.levels > 1 || info->family == CHIP_STONEY)) {
|
|
|
|
|
/* Compute stencilTileIdx that is compatible with the (depth)
|
|
|
|
|
* tileIdx. This degrades the depth surface if necessary to
|
|
|
|
|
* ensure that a matching stencilTileIdx exists. */
|
|
|
|
|
AddrSurfInfoIn.flags.matchStencilTileCfg = 1;
|
|
|
|
|
|
|
|
|
|
/* Keep the depth mip-tail compatible with texturing. */
|
2017-05-10 20:21:36 +02:00
|
|
|
AddrSurfInfoIn.flags.noStencil = 1;
|
2017-09-05 16:16:29 +02:00
|
|
|
}
|
2017-05-10 20:21:36 +02:00
|
|
|
|
|
|
|
|
/* Set preferred macrotile parameters. This is usually required
|
|
|
|
|
* for shared resources. This is for 2D tiling only. */
|
|
|
|
|
if (AddrSurfInfoIn.tileMode >= ADDR_TM_2D_TILED_THIN1 &&
|
|
|
|
|
surf->u.legacy.bankw && surf->u.legacy.bankh &&
|
|
|
|
|
surf->u.legacy.mtilea && surf->u.legacy.tile_split) {
|
|
|
|
|
/* If any of these parameters are incorrect, the calculation
|
|
|
|
|
* will fail. */
|
|
|
|
|
AddrTileInfoIn.banks = surf->u.legacy.num_banks;
|
|
|
|
|
AddrTileInfoIn.bankWidth = surf->u.legacy.bankw;
|
|
|
|
|
AddrTileInfoIn.bankHeight = surf->u.legacy.bankh;
|
|
|
|
|
AddrTileInfoIn.macroAspectRatio = surf->u.legacy.mtilea;
|
|
|
|
|
AddrTileInfoIn.tileSplitBytes = surf->u.legacy.tile_split;
|
|
|
|
|
AddrTileInfoIn.pipeConfig = surf->u.legacy.pipe_config + 1; /* +1 compared to GB_TILE_MODE */
|
|
|
|
|
AddrSurfInfoIn.flags.opt4Space = 0;
|
|
|
|
|
AddrSurfInfoIn.pTileInfo = &AddrTileInfoIn;
|
|
|
|
|
|
|
|
|
|
/* If AddrSurfInfoIn.pTileInfo is set, Addrlib doesn't set
|
|
|
|
|
* the tile index, because we are expected to know it if
|
|
|
|
|
* we know the other parameters.
|
|
|
|
|
*
|
|
|
|
|
* This is something that can easily be fixed in Addrlib.
|
|
|
|
|
* For now, just figure it out here.
|
|
|
|
|
* Note that only 2D_TILE_THIN1 is handled here.
|
|
|
|
|
*/
|
|
|
|
|
assert(!(surf->flags & RADEON_SURF_Z_OR_SBUFFER));
|
|
|
|
|
assert(AddrSurfInfoIn.tileMode == ADDR_TM_2D_TILED_THIN1);
|
|
|
|
|
|
2017-05-12 01:24:48 +02:00
|
|
|
if (info->chip_class == SI) {
|
2017-05-10 20:21:36 +02:00
|
|
|
if (AddrSurfInfoIn.tileType == ADDR_DISPLAYABLE) {
|
|
|
|
|
if (surf->bpe == 2)
|
|
|
|
|
AddrSurfInfoIn.tileIndex = 11; /* 16bpp */
|
|
|
|
|
else
|
|
|
|
|
AddrSurfInfoIn.tileIndex = 12; /* 32bpp */
|
|
|
|
|
} else {
|
|
|
|
|
if (surf->bpe == 1)
|
|
|
|
|
AddrSurfInfoIn.tileIndex = 14; /* 8bpp */
|
|
|
|
|
else if (surf->bpe == 2)
|
|
|
|
|
AddrSurfInfoIn.tileIndex = 15; /* 16bpp */
|
|
|
|
|
else if (surf->bpe == 4)
|
|
|
|
|
AddrSurfInfoIn.tileIndex = 16; /* 32bpp */
|
|
|
|
|
else
|
|
|
|
|
AddrSurfInfoIn.tileIndex = 17; /* 64bpp (and 128bpp) */
|
|
|
|
|
}
|
|
|
|
|
} else {
|
|
|
|
|
/* CIK - VI */
|
|
|
|
|
if (AddrSurfInfoIn.tileType == ADDR_DISPLAYABLE)
|
|
|
|
|
AddrSurfInfoIn.tileIndex = 10; /* 2D displayable */
|
|
|
|
|
else
|
|
|
|
|
AddrSurfInfoIn.tileIndex = 14; /* 2D non-displayable */
|
|
|
|
|
|
|
|
|
|
/* Addrlib doesn't set this if tileIndex is forced like above. */
|
|
|
|
|
AddrSurfInfoOut.macroModeIndex = cik_get_macro_tile_index(surf);
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
2017-09-07 00:13:37 +02:00
|
|
|
surf->has_stencil = !!(surf->flags & RADEON_SURF_SBUFFER);
|
2017-05-10 20:21:36 +02:00
|
|
|
surf->num_dcc_levels = 0;
|
|
|
|
|
surf->surf_size = 0;
|
|
|
|
|
surf->dcc_size = 0;
|
|
|
|
|
surf->dcc_alignment = 1;
|
|
|
|
|
surf->htile_size = 0;
|
2017-05-10 22:52:27 +02:00
|
|
|
surf->htile_slice_size = 0;
|
2017-05-10 20:21:36 +02:00
|
|
|
surf->htile_alignment = 1;
|
|
|
|
|
|
2017-05-16 16:38:27 +02:00
|
|
|
const bool only_stencil = (surf->flags & RADEON_SURF_SBUFFER) &&
|
|
|
|
|
!(surf->flags & RADEON_SURF_ZBUFFER);
|
|
|
|
|
|
2017-05-10 20:21:36 +02:00
|
|
|
/* Calculate texture layout information. */
|
2017-05-16 16:38:27 +02:00
|
|
|
if (!only_stencil) {
|
|
|
|
|
for (level = 0; level < config->info.levels; level++) {
|
|
|
|
|
r = gfx6_compute_level(addrlib, config, surf, false, level, compressed,
|
|
|
|
|
&AddrSurfInfoIn, &AddrSurfInfoOut,
|
|
|
|
|
&AddrDccIn, &AddrDccOut, &AddrHtileIn, &AddrHtileOut);
|
|
|
|
|
if (r)
|
|
|
|
|
return r;
|
|
|
|
|
|
|
|
|
|
if (level > 0)
|
|
|
|
|
continue;
|
|
|
|
|
|
2017-09-07 13:20:25 +02:00
|
|
|
/* Check that we actually got a TC-compatible HTILE if
|
|
|
|
|
* we requested it (only for level 0, since we're not
|
|
|
|
|
* supporting HTILE on higher mip levels anyway). */
|
|
|
|
|
assert(AddrSurfInfoOut.tcCompatible ||
|
2017-09-05 16:16:29 +02:00
|
|
|
!AddrSurfInfoIn.flags.tcCompatible ||
|
|
|
|
|
AddrSurfInfoIn.flags.matchStencilTileCfg);
|
|
|
|
|
|
|
|
|
|
if (AddrSurfInfoIn.flags.matchStencilTileCfg) {
|
|
|
|
|
if (!AddrSurfInfoOut.tcCompatible) {
|
|
|
|
|
AddrSurfInfoIn.flags.tcCompatible = 0;
|
|
|
|
|
surf->flags &= ~RADEON_SURF_TC_COMPATIBLE_HTILE;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
AddrSurfInfoIn.flags.matchStencilTileCfg = 0;
|
|
|
|
|
AddrSurfInfoIn.tileIndex = AddrSurfInfoOut.tileIndex;
|
|
|
|
|
stencil_tile_idx = AddrSurfInfoOut.stencilTileIdx;
|
|
|
|
|
|
|
|
|
|
assert(stencil_tile_idx >= 0);
|
|
|
|
|
}
|
2017-09-07 13:20:25 +02:00
|
|
|
|
2017-07-29 03:15:27 +02:00
|
|
|
r = gfx6_surface_settings(addrlib, info, config,
|
|
|
|
|
&AddrSurfInfoOut, surf);
|
|
|
|
|
if (r)
|
|
|
|
|
return r;
|
2017-05-10 20:21:36 +02:00
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* Calculate texture layout information for stencil. */
|
|
|
|
|
if (surf->flags & RADEON_SURF_SBUFFER) {
|
2017-09-05 16:16:29 +02:00
|
|
|
AddrSurfInfoIn.tileIndex = stencil_tile_idx;
|
2017-05-10 20:21:36 +02:00
|
|
|
AddrSurfInfoIn.bpp = 8;
|
|
|
|
|
AddrSurfInfoIn.flags.depth = 0;
|
|
|
|
|
AddrSurfInfoIn.flags.stencil = 1;
|
|
|
|
|
AddrSurfInfoIn.flags.tcCompatible = 0;
|
|
|
|
|
/* This will be ignored if AddrSurfInfoIn.pTileInfo is NULL. */
|
|
|
|
|
AddrTileInfoIn.tileSplitBytes = surf->u.legacy.stencil_tile_split;
|
|
|
|
|
|
|
|
|
|
for (level = 0; level < config->info.levels; level++) {
|
|
|
|
|
r = gfx6_compute_level(addrlib, config, surf, true, level, compressed,
|
|
|
|
|
&AddrSurfInfoIn, &AddrSurfInfoOut,
|
|
|
|
|
&AddrDccIn, &AddrDccOut,
|
|
|
|
|
NULL, NULL);
|
|
|
|
|
if (r)
|
|
|
|
|
return r;
|
|
|
|
|
|
|
|
|
|
/* DB uses the depth pitch for both stencil and depth. */
|
2017-05-16 16:38:27 +02:00
|
|
|
if (!only_stencil) {
|
|
|
|
|
if (surf->u.legacy.stencil_level[level].nblk_x !=
|
|
|
|
|
surf->u.legacy.level[level].nblk_x)
|
|
|
|
|
surf->u.legacy.stencil_adjusted = true;
|
|
|
|
|
} else {
|
|
|
|
|
surf->u.legacy.level[level].nblk_x =
|
|
|
|
|
surf->u.legacy.stencil_level[level].nblk_x;
|
|
|
|
|
}
|
2017-05-10 20:21:36 +02:00
|
|
|
|
|
|
|
|
if (level == 0) {
|
2017-07-29 03:15:27 +02:00
|
|
|
if (only_stencil) {
|
|
|
|
|
r = gfx6_surface_settings(addrlib, info, config,
|
|
|
|
|
&AddrSurfInfoOut, surf);
|
|
|
|
|
if (r)
|
|
|
|
|
return r;
|
|
|
|
|
}
|
2017-05-16 16:38:27 +02:00
|
|
|
|
2017-05-10 20:21:36 +02:00
|
|
|
/* For 2D modes only. */
|
|
|
|
|
if (AddrSurfInfoOut.tileMode >= ADDR_TM_2D_TILED_THIN1) {
|
|
|
|
|
surf->u.legacy.stencil_tile_split =
|
|
|
|
|
AddrSurfInfoOut.pTileInfo->tileSplitBytes;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
2018-04-30 20:54:06 -04:00
|
|
|
/* Compute FMASK. */
|
|
|
|
|
if (config->info.samples >= 2 && AddrSurfInfoIn.flags.color) {
|
|
|
|
|
ADDR_COMPUTE_FMASK_INFO_INPUT fin = {0};
|
|
|
|
|
ADDR_COMPUTE_FMASK_INFO_OUTPUT fout = {0};
|
|
|
|
|
ADDR_TILEINFO fmask_tile_info = {};
|
|
|
|
|
|
|
|
|
|
fin.size = sizeof(fin);
|
|
|
|
|
fout.size = sizeof(fout);
|
|
|
|
|
|
|
|
|
|
fin.tileMode = AddrSurfInfoOut.tileMode;
|
|
|
|
|
fin.pitch = AddrSurfInfoOut.pitch;
|
|
|
|
|
fin.height = config->info.height;
|
|
|
|
|
fin.numSlices = AddrSurfInfoIn.numSlices;
|
|
|
|
|
fin.numSamples = AddrSurfInfoIn.numSamples;
|
|
|
|
|
fin.numFrags = AddrSurfInfoIn.numFrags;
|
|
|
|
|
fin.tileIndex = AddrSurfInfoOut.tileIndex;
|
|
|
|
|
fout.pTileInfo = &fmask_tile_info;
|
|
|
|
|
|
|
|
|
|
r = AddrComputeFmaskInfo(addrlib, &fin, &fout);
|
|
|
|
|
if (r)
|
|
|
|
|
return r;
|
|
|
|
|
|
2018-04-30 22:35:51 -04:00
|
|
|
surf->fmask_size = fout.fmaskBytes;
|
|
|
|
|
surf->fmask_alignment = fout.baseAlign;
|
|
|
|
|
surf->fmask_tile_swizzle = 0;
|
2018-04-30 20:54:06 -04:00
|
|
|
|
|
|
|
|
surf->u.legacy.fmask.slice_tile_max =
|
|
|
|
|
(fout.pitch * fout.height) / 64;
|
|
|
|
|
if (surf->u.legacy.fmask.slice_tile_max)
|
|
|
|
|
surf->u.legacy.fmask.slice_tile_max -= 1;
|
|
|
|
|
|
|
|
|
|
surf->u.legacy.fmask.tiling_index = fout.tileIndex;
|
|
|
|
|
surf->u.legacy.fmask.bankh = fout.pTileInfo->bankHeight;
|
|
|
|
|
surf->u.legacy.fmask.pitch_in_pixels = fout.pitch;
|
|
|
|
|
|
|
|
|
|
/* Compute tile swizzle for FMASK. */
|
|
|
|
|
if (config->info.fmask_surf_index &&
|
|
|
|
|
!(surf->flags & RADEON_SURF_SHAREABLE)) {
|
|
|
|
|
ADDR_COMPUTE_BASE_SWIZZLE_INPUT xin = {0};
|
|
|
|
|
ADDR_COMPUTE_BASE_SWIZZLE_OUTPUT xout = {0};
|
|
|
|
|
|
|
|
|
|
xin.size = sizeof(ADDR_COMPUTE_BASE_SWIZZLE_INPUT);
|
|
|
|
|
xout.size = sizeof(ADDR_COMPUTE_BASE_SWIZZLE_OUTPUT);
|
|
|
|
|
|
|
|
|
|
/* This counter starts from 1 instead of 0. */
|
|
|
|
|
xin.surfIndex = p_atomic_inc_return(config->info.fmask_surf_index);
|
|
|
|
|
xin.tileIndex = fout.tileIndex;
|
|
|
|
|
xin.macroModeIndex = fout.macroModeIndex;
|
|
|
|
|
xin.pTileInfo = fout.pTileInfo;
|
|
|
|
|
xin.tileMode = fin.tileMode;
|
|
|
|
|
|
|
|
|
|
int r = AddrComputeBaseSwizzle(addrlib, &xin, &xout);
|
|
|
|
|
if (r != ADDR_OK)
|
|
|
|
|
return r;
|
|
|
|
|
|
|
|
|
|
assert(xout.tileSwizzle <=
|
|
|
|
|
u_bit_consecutive(0, sizeof(surf->tile_swizzle) * 8));
|
2018-04-30 22:35:51 -04:00
|
|
|
surf->fmask_tile_swizzle = xout.tileSwizzle;
|
2018-04-30 20:54:06 -04:00
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
2017-05-10 20:21:36 +02:00
|
|
|
/* Recalculate the whole DCC miptree size including disabled levels.
|
|
|
|
|
* This is what addrlib does, but calling addrlib would be a lot more
|
|
|
|
|
* complicated.
|
|
|
|
|
*/
|
|
|
|
|
if (surf->dcc_size && config->info.levels > 1) {
|
2017-07-29 17:19:01 +02:00
|
|
|
/* The smallest miplevels that are never compressed by DCC
|
|
|
|
|
* still read the DCC buffer via TC if the base level uses DCC,
|
|
|
|
|
* and for some reason the DCC buffer needs to be larger if
|
|
|
|
|
* the miptree uses non-zero tile_swizzle. Otherwise there are
|
|
|
|
|
* VM faults.
|
|
|
|
|
*
|
|
|
|
|
* "dcc_alignment * 4" was determined by trial and error.
|
|
|
|
|
*/
|
2017-05-10 20:21:36 +02:00
|
|
|
surf->dcc_size = align64(surf->surf_size >> 8,
|
2017-07-29 17:19:01 +02:00
|
|
|
surf->dcc_alignment * 4);
|
2017-05-10 20:21:36 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* Make sure HTILE covers the whole miptree, because the shader reads
|
|
|
|
|
* TC-compatible HTILE even for levels where it's disabled by DB.
|
|
|
|
|
*/
|
|
|
|
|
if (surf->htile_size && config->info.levels > 1)
|
|
|
|
|
surf->htile_size *= 2;
|
|
|
|
|
|
|
|
|
|
surf->is_linear = surf->u.legacy.level[0].mode == RADEON_SURF_MODE_LINEAR_ALIGNED;
|
2017-10-09 18:42:48 +02:00
|
|
|
surf->is_displayable = surf->is_linear ||
|
|
|
|
|
surf->micro_tile_mode == RADEON_MICRO_MODE_DISPLAY ||
|
|
|
|
|
surf->micro_tile_mode == RADEON_MICRO_MODE_ROTATED;
|
2017-05-10 20:21:36 +02:00
|
|
|
return 0;
|
|
|
|
|
}
|
2017-05-10 20:36:03 +02:00
|
|
|
|
|
|
|
|
/* This is only called when expecting a tiled layout. */
|
|
|
|
|
static int
|
|
|
|
|
gfx9_get_preferred_swizzle_mode(ADDR_HANDLE addrlib,
|
|
|
|
|
ADDR2_COMPUTE_SURFACE_INFO_INPUT *in,
|
2018-04-02 12:54:52 -04:00
|
|
|
bool is_fmask, unsigned flags,
|
|
|
|
|
AddrSwizzleMode *swizzle_mode)
|
2017-05-10 20:36:03 +02:00
|
|
|
{
|
|
|
|
|
ADDR_E_RETURNCODE ret;
|
|
|
|
|
ADDR2_GET_PREFERRED_SURF_SETTING_INPUT sin = {0};
|
|
|
|
|
ADDR2_GET_PREFERRED_SURF_SETTING_OUTPUT sout = {0};
|
|
|
|
|
|
|
|
|
|
sin.size = sizeof(ADDR2_GET_PREFERRED_SURF_SETTING_INPUT);
|
|
|
|
|
sout.size = sizeof(ADDR2_GET_PREFERRED_SURF_SETTING_OUTPUT);
|
|
|
|
|
|
|
|
|
|
sin.flags = in->flags;
|
|
|
|
|
sin.resourceType = in->resourceType;
|
|
|
|
|
sin.format = in->format;
|
|
|
|
|
sin.resourceLoction = ADDR_RSRC_LOC_INVIS;
|
|
|
|
|
/* TODO: We could allow some of these: */
|
|
|
|
|
sin.forbiddenBlock.micro = 1; /* don't allow the 256B swizzle modes */
|
|
|
|
|
sin.forbiddenBlock.var = 1; /* don't allow the variable-sized swizzle modes */
|
|
|
|
|
sin.forbiddenBlock.linear = 1; /* don't allow linear swizzle modes */
|
|
|
|
|
sin.bpp = in->bpp;
|
|
|
|
|
sin.width = in->width;
|
|
|
|
|
sin.height = in->height;
|
|
|
|
|
sin.numSlices = in->numSlices;
|
|
|
|
|
sin.numMipLevels = in->numMipLevels;
|
|
|
|
|
sin.numSamples = in->numSamples;
|
|
|
|
|
sin.numFrags = in->numFrags;
|
|
|
|
|
|
2018-04-11 02:10:29 +02:00
|
|
|
if (flags & RADEON_SURF_SCANOUT) {
|
2018-04-02 12:54:52 -04:00
|
|
|
sin.preferredSwSet.sw_D = 1;
|
2018-04-11 02:10:29 +02:00
|
|
|
/* Raven only allows S for displayable surfaces with < 64 bpp, so
|
|
|
|
|
* allow it as fallback */
|
|
|
|
|
sin.preferredSwSet.sw_S = 1;
|
|
|
|
|
} else if (in->flags.depth || in->flags.stencil || is_fmask)
|
2018-04-02 12:54:52 -04:00
|
|
|
sin.preferredSwSet.sw_Z = 1;
|
|
|
|
|
else
|
|
|
|
|
sin.preferredSwSet.sw_S = 1;
|
|
|
|
|
|
2017-05-10 20:36:03 +02:00
|
|
|
if (is_fmask) {
|
2018-04-02 12:51:14 -04:00
|
|
|
sin.flags.display = 0;
|
2017-05-10 20:36:03 +02:00
|
|
|
sin.flags.color = 0;
|
|
|
|
|
sin.flags.fmask = 1;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
ret = Addr2GetPreferredSurfaceSetting(addrlib, &sin, &sout);
|
|
|
|
|
if (ret != ADDR_OK)
|
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
|
|
*swizzle_mode = sout.swizzleMode;
|
|
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static int gfx9_compute_miptree(ADDR_HANDLE addrlib,
|
2017-07-29 01:40:48 +02:00
|
|
|
const struct ac_surf_config *config,
|
2017-05-10 20:36:03 +02:00
|
|
|
struct radeon_surf *surf, bool compressed,
|
|
|
|
|
ADDR2_COMPUTE_SURFACE_INFO_INPUT *in)
|
|
|
|
|
{
|
|
|
|
|
ADDR2_MIP_INFO mip_info[RADEON_SURF_MAX_LEVELS] = {};
|
|
|
|
|
ADDR2_COMPUTE_SURFACE_INFO_OUTPUT out = {0};
|
|
|
|
|
ADDR_E_RETURNCODE ret;
|
|
|
|
|
|
|
|
|
|
out.size = sizeof(ADDR2_COMPUTE_SURFACE_INFO_OUTPUT);
|
|
|
|
|
out.pMipInfo = mip_info;
|
|
|
|
|
|
|
|
|
|
ret = Addr2ComputeSurfaceInfo(addrlib, in, &out);
|
|
|
|
|
if (ret != ADDR_OK)
|
2017-11-19 16:09:28 +01:00
|
|
|
return ret;
|
2017-05-10 20:36:03 +02:00
|
|
|
|
|
|
|
|
if (in->flags.stencil) {
|
|
|
|
|
surf->u.gfx9.stencil.swizzle_mode = in->swizzleMode;
|
|
|
|
|
surf->u.gfx9.stencil.epitch = out.epitchIsHeight ? out.mipChainHeight - 1 :
|
|
|
|
|
out.mipChainPitch - 1;
|
|
|
|
|
surf->surf_alignment = MAX2(surf->surf_alignment, out.baseAlign);
|
|
|
|
|
surf->u.gfx9.stencil_offset = align(surf->surf_size, out.baseAlign);
|
|
|
|
|
surf->surf_size = surf->u.gfx9.stencil_offset + out.surfSize;
|
|
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
surf->u.gfx9.surf.swizzle_mode = in->swizzleMode;
|
|
|
|
|
surf->u.gfx9.surf.epitch = out.epitchIsHeight ? out.mipChainHeight - 1 :
|
|
|
|
|
out.mipChainPitch - 1;
|
|
|
|
|
|
|
|
|
|
/* CMASK fast clear uses these even if FMASK isn't allocated.
|
|
|
|
|
* FMASK only supports the Z swizzle modes, whose numbers are multiples of 4.
|
|
|
|
|
*/
|
|
|
|
|
surf->u.gfx9.fmask.swizzle_mode = surf->u.gfx9.surf.swizzle_mode & ~0x3;
|
|
|
|
|
surf->u.gfx9.fmask.epitch = surf->u.gfx9.surf.epitch;
|
|
|
|
|
|
|
|
|
|
surf->u.gfx9.surf_slice_size = out.sliceSize;
|
|
|
|
|
surf->u.gfx9.surf_pitch = out.pitch;
|
|
|
|
|
surf->u.gfx9.surf_height = out.height;
|
|
|
|
|
surf->surf_size = out.surfSize;
|
|
|
|
|
surf->surf_alignment = out.baseAlign;
|
|
|
|
|
|
|
|
|
|
if (in->swizzleMode == ADDR_SW_LINEAR) {
|
|
|
|
|
for (unsigned i = 0; i < in->numMipLevels; i++)
|
|
|
|
|
surf->u.gfx9.offset[i] = mip_info[i].offset;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
if (in->flags.depth) {
|
|
|
|
|
assert(in->swizzleMode != ADDR_SW_LINEAR);
|
|
|
|
|
|
|
|
|
|
/* HTILE */
|
|
|
|
|
ADDR2_COMPUTE_HTILE_INFO_INPUT hin = {0};
|
|
|
|
|
ADDR2_COMPUTE_HTILE_INFO_OUTPUT hout = {0};
|
|
|
|
|
|
|
|
|
|
hin.size = sizeof(ADDR2_COMPUTE_HTILE_INFO_INPUT);
|
|
|
|
|
hout.size = sizeof(ADDR2_COMPUTE_HTILE_INFO_OUTPUT);
|
|
|
|
|
|
2017-11-07 02:57:36 +01:00
|
|
|
hin.hTileFlags.pipeAligned = !in->flags.metaPipeUnaligned;
|
|
|
|
|
hin.hTileFlags.rbAligned = !in->flags.metaRbUnaligned;
|
2017-05-10 20:36:03 +02:00
|
|
|
hin.depthFlags = in->flags;
|
|
|
|
|
hin.swizzleMode = in->swizzleMode;
|
|
|
|
|
hin.unalignedWidth = in->width;
|
|
|
|
|
hin.unalignedHeight = in->height;
|
|
|
|
|
hin.numSlices = in->numSlices;
|
|
|
|
|
hin.numMipLevels = in->numMipLevels;
|
|
|
|
|
|
|
|
|
|
ret = Addr2ComputeHtileInfo(addrlib, &hin, &hout);
|
|
|
|
|
if (ret != ADDR_OK)
|
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
|
|
surf->u.gfx9.htile.rb_aligned = hin.hTileFlags.rbAligned;
|
|
|
|
|
surf->u.gfx9.htile.pipe_aligned = hin.hTileFlags.pipeAligned;
|
|
|
|
|
surf->htile_size = hout.htileBytes;
|
2017-05-10 22:52:27 +02:00
|
|
|
surf->htile_slice_size = hout.sliceSize;
|
2017-05-10 20:36:03 +02:00
|
|
|
surf->htile_alignment = hout.baseAlign;
|
|
|
|
|
} else {
|
2017-07-29 01:40:48 +02:00
|
|
|
/* Compute tile swizzle for the color surface.
|
|
|
|
|
* All *_X and *_T modes can use the swizzle.
|
|
|
|
|
*/
|
|
|
|
|
if (config->info.surf_index &&
|
|
|
|
|
in->swizzleMode >= ADDR_SW_64KB_Z_T &&
|
|
|
|
|
!out.mipChainInTail &&
|
|
|
|
|
!(surf->flags & RADEON_SURF_SHAREABLE) &&
|
2018-04-02 12:51:14 -04:00
|
|
|
!in->flags.display) {
|
2017-07-29 01:40:48 +02:00
|
|
|
ADDR2_COMPUTE_PIPEBANKXOR_INPUT xin = {0};
|
|
|
|
|
ADDR2_COMPUTE_PIPEBANKXOR_OUTPUT xout = {0};
|
|
|
|
|
|
|
|
|
|
xin.size = sizeof(ADDR2_COMPUTE_PIPEBANKXOR_INPUT);
|
|
|
|
|
xout.size = sizeof(ADDR2_COMPUTE_PIPEBANKXOR_OUTPUT);
|
|
|
|
|
|
|
|
|
|
xin.surfIndex = p_atomic_inc_return(config->info.surf_index) - 1;
|
|
|
|
|
xin.flags = in->flags;
|
|
|
|
|
xin.swizzleMode = in->swizzleMode;
|
|
|
|
|
xin.resourceType = in->resourceType;
|
|
|
|
|
xin.format = in->format;
|
|
|
|
|
xin.numSamples = in->numSamples;
|
|
|
|
|
xin.numFrags = in->numFrags;
|
|
|
|
|
|
|
|
|
|
ret = Addr2ComputePipeBankXor(addrlib, &xin, &xout);
|
|
|
|
|
if (ret != ADDR_OK)
|
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
|
|
assert(xout.pipeBankXor <=
|
|
|
|
|
u_bit_consecutive(0, sizeof(surf->tile_swizzle) * 8));
|
|
|
|
|
surf->tile_swizzle = xout.pipeBankXor;
|
|
|
|
|
}
|
|
|
|
|
|
2017-05-10 20:36:03 +02:00
|
|
|
/* DCC */
|
|
|
|
|
if (!(surf->flags & RADEON_SURF_DISABLE_DCC) &&
|
|
|
|
|
!compressed &&
|
2017-11-23 22:29:26 +01:00
|
|
|
in->swizzleMode != ADDR_SW_LINEAR) {
|
2017-05-10 20:36:03 +02:00
|
|
|
ADDR2_COMPUTE_DCCINFO_INPUT din = {0};
|
|
|
|
|
ADDR2_COMPUTE_DCCINFO_OUTPUT dout = {0};
|
2017-10-12 11:21:26 +02:00
|
|
|
ADDR2_META_MIP_INFO meta_mip_info[RADEON_SURF_MAX_LEVELS] = {};
|
2017-05-10 20:36:03 +02:00
|
|
|
|
|
|
|
|
din.size = sizeof(ADDR2_COMPUTE_DCCINFO_INPUT);
|
|
|
|
|
dout.size = sizeof(ADDR2_COMPUTE_DCCINFO_OUTPUT);
|
2017-10-12 11:21:26 +02:00
|
|
|
dout.pMipInfo = meta_mip_info;
|
2017-05-10 20:36:03 +02:00
|
|
|
|
2017-11-07 02:57:36 +01:00
|
|
|
din.dccKeyFlags.pipeAligned = !in->flags.metaPipeUnaligned;
|
|
|
|
|
din.dccKeyFlags.rbAligned = !in->flags.metaRbUnaligned;
|
2017-05-10 20:36:03 +02:00
|
|
|
din.colorFlags = in->flags;
|
|
|
|
|
din.resourceType = in->resourceType;
|
|
|
|
|
din.swizzleMode = in->swizzleMode;
|
|
|
|
|
din.bpp = in->bpp;
|
|
|
|
|
din.unalignedWidth = in->width;
|
|
|
|
|
din.unalignedHeight = in->height;
|
|
|
|
|
din.numSlices = in->numSlices;
|
|
|
|
|
din.numFrags = in->numFrags;
|
|
|
|
|
din.numMipLevels = in->numMipLevels;
|
|
|
|
|
din.dataSurfaceSize = out.surfSize;
|
|
|
|
|
|
|
|
|
|
ret = Addr2ComputeDccInfo(addrlib, &din, &dout);
|
|
|
|
|
if (ret != ADDR_OK)
|
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
|
|
surf->u.gfx9.dcc.rb_aligned = din.dccKeyFlags.rbAligned;
|
|
|
|
|
surf->u.gfx9.dcc.pipe_aligned = din.dccKeyFlags.pipeAligned;
|
|
|
|
|
surf->u.gfx9.dcc_pitch_max = dout.pitch - 1;
|
|
|
|
|
surf->dcc_size = dout.dccRamSize;
|
|
|
|
|
surf->dcc_alignment = dout.dccRamBaseAlign;
|
2017-08-17 23:35:36 +02:00
|
|
|
surf->num_dcc_levels = in->numMipLevels;
|
|
|
|
|
|
2017-10-12 11:21:26 +02:00
|
|
|
/* Disable DCC for levels that are in the mip tail.
|
|
|
|
|
*
|
|
|
|
|
* There are two issues that this is intended to
|
|
|
|
|
* address:
|
|
|
|
|
*
|
|
|
|
|
* 1. Multiple mip levels may share a cache line. This
|
|
|
|
|
* can lead to corruption when switching between
|
|
|
|
|
* rendering to different mip levels because the
|
|
|
|
|
* RBs don't maintain coherency.
|
|
|
|
|
*
|
|
|
|
|
* 2. Texturing with metadata after rendering sometimes
|
|
|
|
|
* fails with corruption, probably for a similar
|
|
|
|
|
* reason.
|
|
|
|
|
*
|
|
|
|
|
* Working around these issues for all levels in the
|
|
|
|
|
* mip tail may be overly conservative, but it's what
|
|
|
|
|
* Vulkan does.
|
2017-08-17 23:35:36 +02:00
|
|
|
*
|
|
|
|
|
* Alternative solutions that also work but are worse:
|
2017-10-12 11:21:26 +02:00
|
|
|
* - Disable DCC entirely.
|
2017-08-17 23:35:36 +02:00
|
|
|
* - Flush TC L2 after rendering.
|
|
|
|
|
*/
|
2017-10-12 11:21:26 +02:00
|
|
|
for (unsigned i = 0; i < in->numMipLevels; i++) {
|
|
|
|
|
if (meta_mip_info[i].inMiptail) {
|
2017-08-17 23:35:36 +02:00
|
|
|
surf->num_dcc_levels = i;
|
|
|
|
|
break;
|
|
|
|
|
}
|
|
|
|
|
}
|
2017-10-12 11:21:26 +02:00
|
|
|
|
|
|
|
|
if (!surf->num_dcc_levels)
|
|
|
|
|
surf->dcc_size = 0;
|
2017-05-10 20:36:03 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* FMASK */
|
|
|
|
|
if (in->numSamples > 1) {
|
|
|
|
|
ADDR2_COMPUTE_FMASK_INFO_INPUT fin = {0};
|
|
|
|
|
ADDR2_COMPUTE_FMASK_INFO_OUTPUT fout = {0};
|
|
|
|
|
|
|
|
|
|
fin.size = sizeof(ADDR2_COMPUTE_FMASK_INFO_INPUT);
|
|
|
|
|
fout.size = sizeof(ADDR2_COMPUTE_FMASK_INFO_OUTPUT);
|
|
|
|
|
|
2018-04-02 12:54:52 -04:00
|
|
|
ret = gfx9_get_preferred_swizzle_mode(addrlib, in,
|
|
|
|
|
true, surf->flags,
|
|
|
|
|
&fin.swizzleMode);
|
2017-05-10 20:36:03 +02:00
|
|
|
if (ret != ADDR_OK)
|
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
|
|
fin.unalignedWidth = in->width;
|
|
|
|
|
fin.unalignedHeight = in->height;
|
|
|
|
|
fin.numSlices = in->numSlices;
|
|
|
|
|
fin.numSamples = in->numSamples;
|
|
|
|
|
fin.numFrags = in->numFrags;
|
|
|
|
|
|
|
|
|
|
ret = Addr2ComputeFmaskInfo(addrlib, &fin, &fout);
|
|
|
|
|
if (ret != ADDR_OK)
|
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
|
|
surf->u.gfx9.fmask.swizzle_mode = fin.swizzleMode;
|
|
|
|
|
surf->u.gfx9.fmask.epitch = fout.pitch - 1;
|
2018-04-30 22:35:51 -04:00
|
|
|
surf->fmask_size = fout.fmaskBytes;
|
|
|
|
|
surf->fmask_alignment = fout.baseAlign;
|
2017-07-29 01:40:48 +02:00
|
|
|
|
|
|
|
|
/* Compute tile swizzle for the FMASK surface. */
|
|
|
|
|
if (config->info.fmask_surf_index &&
|
|
|
|
|
fin.swizzleMode >= ADDR_SW_64KB_Z_T &&
|
|
|
|
|
!(surf->flags & RADEON_SURF_SHAREABLE)) {
|
|
|
|
|
ADDR2_COMPUTE_PIPEBANKXOR_INPUT xin = {0};
|
|
|
|
|
ADDR2_COMPUTE_PIPEBANKXOR_OUTPUT xout = {0};
|
|
|
|
|
|
|
|
|
|
xin.size = sizeof(ADDR2_COMPUTE_PIPEBANKXOR_INPUT);
|
|
|
|
|
xout.size = sizeof(ADDR2_COMPUTE_PIPEBANKXOR_OUTPUT);
|
|
|
|
|
|
|
|
|
|
/* This counter starts from 1 instead of 0. */
|
|
|
|
|
xin.surfIndex = p_atomic_inc_return(config->info.fmask_surf_index);
|
|
|
|
|
xin.flags = in->flags;
|
|
|
|
|
xin.swizzleMode = in->swizzleMode;
|
|
|
|
|
xin.resourceType = in->resourceType;
|
|
|
|
|
xin.format = in->format;
|
|
|
|
|
xin.numSamples = in->numSamples;
|
|
|
|
|
xin.numFrags = in->numFrags;
|
|
|
|
|
|
|
|
|
|
ret = Addr2ComputePipeBankXor(addrlib, &xin, &xout);
|
|
|
|
|
if (ret != ADDR_OK)
|
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
|
|
assert(xout.pipeBankXor <=
|
2018-04-30 22:35:51 -04:00
|
|
|
u_bit_consecutive(0, sizeof(surf->fmask_tile_swizzle) * 8));
|
|
|
|
|
surf->fmask_tile_swizzle = xout.pipeBankXor;
|
2017-07-29 01:40:48 +02:00
|
|
|
}
|
2017-05-10 20:36:03 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* CMASK */
|
|
|
|
|
if (in->swizzleMode != ADDR_SW_LINEAR) {
|
|
|
|
|
ADDR2_COMPUTE_CMASK_INFO_INPUT cin = {0};
|
|
|
|
|
ADDR2_COMPUTE_CMASK_INFO_OUTPUT cout = {0};
|
|
|
|
|
|
|
|
|
|
cin.size = sizeof(ADDR2_COMPUTE_CMASK_INFO_INPUT);
|
|
|
|
|
cout.size = sizeof(ADDR2_COMPUTE_CMASK_INFO_OUTPUT);
|
|
|
|
|
|
2018-04-30 20:20:55 -04:00
|
|
|
if (in->numSamples > 1) {
|
2017-11-07 02:57:36 +01:00
|
|
|
/* FMASK is always aligned. */
|
|
|
|
|
cin.cMaskFlags.pipeAligned = 1;
|
|
|
|
|
cin.cMaskFlags.rbAligned = 1;
|
|
|
|
|
} else {
|
|
|
|
|
cin.cMaskFlags.pipeAligned = !in->flags.metaPipeUnaligned;
|
|
|
|
|
cin.cMaskFlags.rbAligned = !in->flags.metaRbUnaligned;
|
|
|
|
|
}
|
2017-05-10 20:36:03 +02:00
|
|
|
cin.colorFlags = in->flags;
|
|
|
|
|
cin.resourceType = in->resourceType;
|
|
|
|
|
cin.unalignedWidth = in->width;
|
|
|
|
|
cin.unalignedHeight = in->height;
|
|
|
|
|
cin.numSlices = in->numSlices;
|
|
|
|
|
|
|
|
|
|
if (in->numSamples > 1)
|
|
|
|
|
cin.swizzleMode = surf->u.gfx9.fmask.swizzle_mode;
|
|
|
|
|
else
|
|
|
|
|
cin.swizzleMode = in->swizzleMode;
|
|
|
|
|
|
|
|
|
|
ret = Addr2ComputeCmaskInfo(addrlib, &cin, &cout);
|
|
|
|
|
if (ret != ADDR_OK)
|
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
|
|
surf->u.gfx9.cmask.rb_aligned = cin.cMaskFlags.rbAligned;
|
|
|
|
|
surf->u.gfx9.cmask.pipe_aligned = cin.cMaskFlags.pipeAligned;
|
|
|
|
|
surf->u.gfx9.cmask_size = cout.cmaskBytes;
|
|
|
|
|
surf->u.gfx9.cmask_alignment = cout.baseAlign;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
|
2017-05-10 20:40:14 +02:00
|
|
|
static int gfx9_compute_surface(ADDR_HANDLE addrlib,
|
2017-11-07 02:57:36 +01:00
|
|
|
const struct radeon_info *info,
|
2017-05-10 20:40:14 +02:00
|
|
|
const struct ac_surf_config *config,
|
|
|
|
|
enum radeon_surf_mode mode,
|
|
|
|
|
struct radeon_surf *surf)
|
2017-05-10 20:36:03 +02:00
|
|
|
{
|
|
|
|
|
bool compressed;
|
|
|
|
|
ADDR2_COMPUTE_SURFACE_INFO_INPUT AddrSurfInfoIn = {0};
|
|
|
|
|
int r;
|
|
|
|
|
|
|
|
|
|
AddrSurfInfoIn.size = sizeof(ADDR2_COMPUTE_SURFACE_INFO_INPUT);
|
|
|
|
|
|
|
|
|
|
compressed = surf->blk_w == 4 && surf->blk_h == 4;
|
|
|
|
|
|
|
|
|
|
/* The format must be set correctly for the allocation of compressed
|
|
|
|
|
* textures to work. In other cases, setting the bpp is sufficient. */
|
|
|
|
|
if (compressed) {
|
|
|
|
|
switch (surf->bpe) {
|
|
|
|
|
case 8:
|
|
|
|
|
AddrSurfInfoIn.format = ADDR_FMT_BC1;
|
|
|
|
|
break;
|
|
|
|
|
case 16:
|
|
|
|
|
AddrSurfInfoIn.format = ADDR_FMT_BC3;
|
|
|
|
|
break;
|
|
|
|
|
default:
|
|
|
|
|
assert(0);
|
|
|
|
|
}
|
|
|
|
|
} else {
|
2017-07-29 01:40:48 +02:00
|
|
|
switch (surf->bpe) {
|
|
|
|
|
case 1:
|
2018-03-26 14:32:56 -04:00
|
|
|
assert(!(surf->flags & RADEON_SURF_ZBUFFER));
|
2017-07-29 01:40:48 +02:00
|
|
|
AddrSurfInfoIn.format = ADDR_FMT_8;
|
|
|
|
|
break;
|
|
|
|
|
case 2:
|
2018-03-26 14:32:56 -04:00
|
|
|
assert(surf->flags & RADEON_SURF_ZBUFFER ||
|
|
|
|
|
!(surf->flags & RADEON_SURF_SBUFFER));
|
2017-07-29 01:40:48 +02:00
|
|
|
AddrSurfInfoIn.format = ADDR_FMT_16;
|
|
|
|
|
break;
|
|
|
|
|
case 4:
|
2018-03-26 14:32:56 -04:00
|
|
|
assert(surf->flags & RADEON_SURF_ZBUFFER ||
|
|
|
|
|
!(surf->flags & RADEON_SURF_SBUFFER));
|
2017-07-29 01:40:48 +02:00
|
|
|
AddrSurfInfoIn.format = ADDR_FMT_32;
|
|
|
|
|
break;
|
|
|
|
|
case 8:
|
2018-03-26 14:32:56 -04:00
|
|
|
assert(!(surf->flags & RADEON_SURF_Z_OR_SBUFFER));
|
2017-07-29 01:40:48 +02:00
|
|
|
AddrSurfInfoIn.format = ADDR_FMT_32_32;
|
|
|
|
|
break;
|
|
|
|
|
case 16:
|
2018-03-26 14:32:56 -04:00
|
|
|
assert(!(surf->flags & RADEON_SURF_Z_OR_SBUFFER));
|
2017-07-29 01:40:48 +02:00
|
|
|
AddrSurfInfoIn.format = ADDR_FMT_32_32_32_32;
|
|
|
|
|
break;
|
|
|
|
|
default:
|
|
|
|
|
assert(0);
|
|
|
|
|
}
|
2017-05-10 20:36:03 +02:00
|
|
|
AddrSurfInfoIn.bpp = surf->bpe * 8;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
AddrSurfInfoIn.flags.color = !(surf->flags & RADEON_SURF_Z_OR_SBUFFER);
|
|
|
|
|
AddrSurfInfoIn.flags.depth = (surf->flags & RADEON_SURF_ZBUFFER) != 0;
|
2018-04-02 12:51:14 -04:00
|
|
|
AddrSurfInfoIn.flags.display = get_display_flag(config, surf);
|
2017-07-08 20:22:54 +02:00
|
|
|
/* flags.texture currently refers to TC-compatible HTILE */
|
|
|
|
|
AddrSurfInfoIn.flags.texture = AddrSurfInfoIn.flags.color ||
|
|
|
|
|
surf->flags & RADEON_SURF_TC_COMPATIBLE_HTILE;
|
2017-05-10 20:36:03 +02:00
|
|
|
AddrSurfInfoIn.flags.opt4space = 1;
|
|
|
|
|
|
|
|
|
|
AddrSurfInfoIn.numMipLevels = config->info.levels;
|
|
|
|
|
AddrSurfInfoIn.numSamples = config->info.samples ? config->info.samples : 1;
|
|
|
|
|
AddrSurfInfoIn.numFrags = AddrSurfInfoIn.numSamples;
|
|
|
|
|
|
|
|
|
|
/* GFX9 doesn't support 1D depth textures, so allocate all 1D textures
|
|
|
|
|
* as 2D to avoid having shader variants for 1D vs 2D, so all shaders
|
|
|
|
|
* must sample 1D textures as 2D. */
|
|
|
|
|
if (config->is_3d)
|
|
|
|
|
AddrSurfInfoIn.resourceType = ADDR_RSRC_TEX_3D;
|
|
|
|
|
else
|
|
|
|
|
AddrSurfInfoIn.resourceType = ADDR_RSRC_TEX_2D;
|
|
|
|
|
|
|
|
|
|
AddrSurfInfoIn.width = config->info.width;
|
|
|
|
|
AddrSurfInfoIn.height = config->info.height;
|
|
|
|
|
|
|
|
|
|
if (config->is_3d)
|
|
|
|
|
AddrSurfInfoIn.numSlices = config->info.depth;
|
|
|
|
|
else if (config->is_cube)
|
|
|
|
|
AddrSurfInfoIn.numSlices = 6;
|
|
|
|
|
else
|
|
|
|
|
AddrSurfInfoIn.numSlices = config->info.array_size;
|
|
|
|
|
|
2017-11-07 02:57:36 +01:00
|
|
|
/* This is propagated to HTILE/DCC/CMASK. */
|
|
|
|
|
AddrSurfInfoIn.flags.metaPipeUnaligned = 0;
|
|
|
|
|
AddrSurfInfoIn.flags.metaRbUnaligned = 0;
|
|
|
|
|
|
2017-05-10 20:36:03 +02:00
|
|
|
switch (mode) {
|
|
|
|
|
case RADEON_SURF_MODE_LINEAR_ALIGNED:
|
|
|
|
|
assert(config->info.samples <= 1);
|
|
|
|
|
assert(!(surf->flags & RADEON_SURF_Z_OR_SBUFFER));
|
|
|
|
|
AddrSurfInfoIn.swizzleMode = ADDR_SW_LINEAR;
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
case RADEON_SURF_MODE_1D:
|
|
|
|
|
case RADEON_SURF_MODE_2D:
|
2017-08-17 23:24:00 +02:00
|
|
|
if (surf->flags & RADEON_SURF_IMPORTED) {
|
|
|
|
|
AddrSurfInfoIn.swizzleMode = surf->u.gfx9.surf.swizzle_mode;
|
|
|
|
|
break;
|
|
|
|
|
}
|
|
|
|
|
|
2018-04-02 12:54:52 -04:00
|
|
|
r = gfx9_get_preferred_swizzle_mode(addrlib, &AddrSurfInfoIn,
|
|
|
|
|
false, surf->flags,
|
2017-05-10 20:36:03 +02:00
|
|
|
&AddrSurfInfoIn.swizzleMode);
|
|
|
|
|
if (r)
|
|
|
|
|
return r;
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
default:
|
|
|
|
|
assert(0);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
surf->u.gfx9.resource_type = AddrSurfInfoIn.resourceType;
|
2017-09-07 00:13:37 +02:00
|
|
|
surf->has_stencil = !!(surf->flags & RADEON_SURF_SBUFFER);
|
2017-05-10 20:36:03 +02:00
|
|
|
|
2017-08-17 23:35:36 +02:00
|
|
|
surf->num_dcc_levels = 0;
|
2017-05-10 20:36:03 +02:00
|
|
|
surf->surf_size = 0;
|
2018-04-30 22:35:51 -04:00
|
|
|
surf->fmask_size = 0;
|
2017-05-10 20:36:03 +02:00
|
|
|
surf->dcc_size = 0;
|
|
|
|
|
surf->htile_size = 0;
|
2017-05-10 22:52:27 +02:00
|
|
|
surf->htile_slice_size = 0;
|
2017-05-10 20:36:03 +02:00
|
|
|
surf->u.gfx9.surf_offset = 0;
|
|
|
|
|
surf->u.gfx9.stencil_offset = 0;
|
|
|
|
|
surf->u.gfx9.cmask_size = 0;
|
|
|
|
|
|
|
|
|
|
/* Calculate texture layout information. */
|
2017-07-29 01:40:48 +02:00
|
|
|
r = gfx9_compute_miptree(addrlib, config, surf, compressed,
|
|
|
|
|
&AddrSurfInfoIn);
|
2017-05-10 20:36:03 +02:00
|
|
|
if (r)
|
|
|
|
|
return r;
|
|
|
|
|
|
|
|
|
|
/* Calculate texture layout information for stencil. */
|
|
|
|
|
if (surf->flags & RADEON_SURF_SBUFFER) {
|
|
|
|
|
AddrSurfInfoIn.flags.stencil = 1;
|
2017-09-17 20:17:33 -07:00
|
|
|
AddrSurfInfoIn.bpp = 8;
|
2018-03-26 14:32:56 -04:00
|
|
|
AddrSurfInfoIn.format = ADDR_FMT_8;
|
2017-09-17 20:17:33 -07:00
|
|
|
|
2017-09-20 16:45:48 +02:00
|
|
|
if (!AddrSurfInfoIn.flags.depth) {
|
2018-04-02 12:54:52 -04:00
|
|
|
r = gfx9_get_preferred_swizzle_mode(addrlib, &AddrSurfInfoIn,
|
|
|
|
|
false, surf->flags,
|
2017-09-17 20:17:33 -07:00
|
|
|
&AddrSurfInfoIn.swizzleMode);
|
2017-09-20 16:45:48 +02:00
|
|
|
if (r)
|
|
|
|
|
return r;
|
|
|
|
|
} else
|
2017-09-17 20:17:33 -07:00
|
|
|
AddrSurfInfoIn.flags.depth = 0;
|
2017-05-10 20:36:03 +02:00
|
|
|
|
2017-07-29 01:40:48 +02:00
|
|
|
r = gfx9_compute_miptree(addrlib, config, surf, compressed,
|
|
|
|
|
&AddrSurfInfoIn);
|
2017-05-10 20:36:03 +02:00
|
|
|
if (r)
|
|
|
|
|
return r;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
surf->is_linear = surf->u.gfx9.surf.swizzle_mode == ADDR_SW_LINEAR;
|
|
|
|
|
|
2017-10-09 18:42:48 +02:00
|
|
|
/* Query whether the surface is displayable. */
|
|
|
|
|
bool displayable = false;
|
|
|
|
|
r = Addr2IsValidDisplaySwizzleMode(addrlib, surf->u.gfx9.surf.swizzle_mode,
|
|
|
|
|
surf->bpe * 8, &displayable);
|
|
|
|
|
if (r)
|
|
|
|
|
return r;
|
|
|
|
|
surf->is_displayable = displayable;
|
|
|
|
|
|
2017-05-10 20:36:03 +02:00
|
|
|
switch (surf->u.gfx9.surf.swizzle_mode) {
|
|
|
|
|
/* S = standard. */
|
|
|
|
|
case ADDR_SW_256B_S:
|
|
|
|
|
case ADDR_SW_4KB_S:
|
|
|
|
|
case ADDR_SW_64KB_S:
|
|
|
|
|
case ADDR_SW_VAR_S:
|
|
|
|
|
case ADDR_SW_64KB_S_T:
|
|
|
|
|
case ADDR_SW_4KB_S_X:
|
|
|
|
|
case ADDR_SW_64KB_S_X:
|
|
|
|
|
case ADDR_SW_VAR_S_X:
|
|
|
|
|
surf->micro_tile_mode = RADEON_MICRO_MODE_THIN;
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
/* D = display. */
|
|
|
|
|
case ADDR_SW_LINEAR:
|
|
|
|
|
case ADDR_SW_256B_D:
|
|
|
|
|
case ADDR_SW_4KB_D:
|
|
|
|
|
case ADDR_SW_64KB_D:
|
|
|
|
|
case ADDR_SW_VAR_D:
|
|
|
|
|
case ADDR_SW_64KB_D_T:
|
|
|
|
|
case ADDR_SW_4KB_D_X:
|
|
|
|
|
case ADDR_SW_64KB_D_X:
|
|
|
|
|
case ADDR_SW_VAR_D_X:
|
|
|
|
|
surf->micro_tile_mode = RADEON_MICRO_MODE_DISPLAY;
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
/* R = rotated. */
|
|
|
|
|
case ADDR_SW_256B_R:
|
|
|
|
|
case ADDR_SW_4KB_R:
|
|
|
|
|
case ADDR_SW_64KB_R:
|
|
|
|
|
case ADDR_SW_VAR_R:
|
|
|
|
|
case ADDR_SW_64KB_R_T:
|
|
|
|
|
case ADDR_SW_4KB_R_X:
|
|
|
|
|
case ADDR_SW_64KB_R_X:
|
|
|
|
|
case ADDR_SW_VAR_R_X:
|
|
|
|
|
surf->micro_tile_mode = RADEON_MICRO_MODE_ROTATED;
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
/* Z = depth. */
|
|
|
|
|
case ADDR_SW_4KB_Z:
|
|
|
|
|
case ADDR_SW_64KB_Z:
|
|
|
|
|
case ADDR_SW_VAR_Z:
|
|
|
|
|
case ADDR_SW_64KB_Z_T:
|
|
|
|
|
case ADDR_SW_4KB_Z_X:
|
|
|
|
|
case ADDR_SW_64KB_Z_X:
|
|
|
|
|
case ADDR_SW_VAR_Z_X:
|
|
|
|
|
surf->micro_tile_mode = RADEON_MICRO_MODE_DEPTH;
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
default:
|
|
|
|
|
assert(0);
|
|
|
|
|
}
|
|
|
|
|
|
2017-11-07 02:57:36 +01:00
|
|
|
/* Temporary workaround to prevent VM faults and hangs. */
|
|
|
|
|
if (info->family == CHIP_VEGA12)
|
2018-04-30 22:35:51 -04:00
|
|
|
surf->fmask_size *= 8;
|
2017-11-07 02:57:36 +01:00
|
|
|
|
2017-05-10 20:36:03 +02:00
|
|
|
return 0;
|
|
|
|
|
}
|
2017-05-10 20:40:14 +02:00
|
|
|
|
2017-05-12 01:24:48 +02:00
|
|
|
int ac_compute_surface(ADDR_HANDLE addrlib, const struct radeon_info *info,
|
2017-05-10 20:40:14 +02:00
|
|
|
const struct ac_surf_config *config,
|
|
|
|
|
enum radeon_surf_mode mode,
|
|
|
|
|
struct radeon_surf *surf)
|
|
|
|
|
{
|
2017-05-10 20:44:51 +02:00
|
|
|
int r;
|
|
|
|
|
|
2018-04-30 20:54:06 -04:00
|
|
|
r = surf_config_sanity(config, surf->flags);
|
2017-05-10 20:44:51 +02:00
|
|
|
if (r)
|
|
|
|
|
return r;
|
|
|
|
|
|
2017-05-12 01:24:48 +02:00
|
|
|
if (info->chip_class >= GFX9)
|
2017-11-07 02:57:36 +01:00
|
|
|
return gfx9_compute_surface(addrlib, info, config, mode, surf);
|
2017-05-10 20:40:14 +02:00
|
|
|
else
|
2017-05-12 01:24:48 +02:00
|
|
|
return gfx6_compute_surface(addrlib, info, config, mode, surf);
|
2017-05-10 20:40:14 +02:00
|
|
|
}
|