2015-08-20 22:59:19 -07:00
|
|
|
/*
|
|
|
|
|
* Copyright © 2015 Intel Corporation
|
|
|
|
|
*
|
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
|
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
|
|
|
* to deal in the Software without restriction, including without limitation
|
|
|
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
|
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
|
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
|
|
|
*
|
|
|
|
|
* The above copyright notice and this permission notice (including the next
|
|
|
|
|
* paragraph) shall be included in all copies or substantial portions of the
|
|
|
|
|
* Software.
|
|
|
|
|
*
|
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
|
|
|
|
|
* FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
|
|
|
|
|
* IN THE SOFTWARE.
|
|
|
|
|
*/
|
|
|
|
|
|
|
|
|
|
#include <assert.h>
|
|
|
|
|
#include <stdbool.h>
|
|
|
|
|
#include <string.h>
|
|
|
|
|
#include <unistd.h>
|
|
|
|
|
#include <fcntl.h>
|
|
|
|
|
|
|
|
|
|
#include "anv_private.h"
|
|
|
|
|
|
2016-02-20 09:08:27 -08:00
|
|
|
#include "genxml/gen_macros.h"
|
|
|
|
|
#include "genxml/genX_pack.h"
|
2015-11-16 12:29:07 -08:00
|
|
|
|
2016-02-20 09:12:36 -08:00
|
|
|
#if GEN_GEN == 7 && !GEN_IS_HASWELL
|
|
|
|
|
void
|
|
|
|
|
gen7_cmd_buffer_emit_descriptor_pointers(struct anv_cmd_buffer *cmd_buffer,
|
|
|
|
|
uint32_t stages)
|
2015-11-16 12:10:11 -08:00
|
|
|
{
|
|
|
|
|
static const uint32_t sampler_state_opcodes[] = {
|
2015-12-02 16:08:13 -08:00
|
|
|
[MESA_SHADER_VERTEX] = 43,
|
|
|
|
|
[MESA_SHADER_TESS_CTRL] = 44, /* HS */
|
|
|
|
|
[MESA_SHADER_TESS_EVAL] = 45, /* DS */
|
|
|
|
|
[MESA_SHADER_GEOMETRY] = 46,
|
|
|
|
|
[MESA_SHADER_FRAGMENT] = 47,
|
|
|
|
|
[MESA_SHADER_COMPUTE] = 0,
|
2015-11-16 12:10:11 -08:00
|
|
|
};
|
|
|
|
|
|
|
|
|
|
static const uint32_t binding_table_opcodes[] = {
|
2015-12-02 16:08:13 -08:00
|
|
|
[MESA_SHADER_VERTEX] = 38,
|
|
|
|
|
[MESA_SHADER_TESS_CTRL] = 39,
|
|
|
|
|
[MESA_SHADER_TESS_EVAL] = 40,
|
|
|
|
|
[MESA_SHADER_GEOMETRY] = 41,
|
|
|
|
|
[MESA_SHADER_FRAGMENT] = 42,
|
|
|
|
|
[MESA_SHADER_COMPUTE] = 0,
|
2015-11-16 12:10:11 -08:00
|
|
|
};
|
|
|
|
|
|
2016-01-07 16:25:49 -08:00
|
|
|
anv_foreach_stage(s, stages) {
|
|
|
|
|
if (cmd_buffer->state.samplers[s].alloc_size > 0) {
|
2016-04-18 17:03:00 -07:00
|
|
|
anv_batch_emit(&cmd_buffer->batch,
|
|
|
|
|
GENX(3DSTATE_SAMPLER_STATE_POINTERS_VS), ssp) {
|
2016-04-18 16:33:46 -07:00
|
|
|
ssp._3DCommandSubOpcode = sampler_state_opcodes[s];
|
|
|
|
|
ssp.PointertoVSSamplerState = cmd_buffer->state.samplers[s].offset;
|
|
|
|
|
}
|
2016-01-07 16:25:49 -08:00
|
|
|
}
|
2015-11-16 12:10:11 -08:00
|
|
|
|
2016-01-07 16:25:49 -08:00
|
|
|
/* Always emit binding table pointers if we're asked to, since on SKL
|
|
|
|
|
* this is what flushes push constants. */
|
2016-04-18 17:03:00 -07:00
|
|
|
anv_batch_emit(&cmd_buffer->batch,
|
|
|
|
|
GENX(3DSTATE_BINDING_TABLE_POINTERS_VS), btp) {
|
2016-04-18 16:33:46 -07:00
|
|
|
btp._3DCommandSubOpcode = binding_table_opcodes[s];
|
|
|
|
|
btp.PointertoVSBindingTable = cmd_buffer->state.binding_tables[s].offset;
|
|
|
|
|
}
|
2015-11-16 12:10:11 -08:00
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
2016-02-20 09:12:36 -08:00
|
|
|
uint32_t
|
|
|
|
|
gen7_cmd_buffer_flush_descriptor_sets(struct anv_cmd_buffer *cmd_buffer)
|
2015-11-16 12:10:11 -08:00
|
|
|
{
|
|
|
|
|
VkShaderStageFlags dirty = cmd_buffer->state.descriptors_dirty &
|
|
|
|
|
cmd_buffer->state.pipeline->active_stages;
|
|
|
|
|
|
|
|
|
|
VkResult result = VK_SUCCESS;
|
2015-12-02 16:08:13 -08:00
|
|
|
anv_foreach_stage(s, dirty) {
|
2016-01-07 16:25:49 -08:00
|
|
|
result = anv_cmd_buffer_emit_samplers(cmd_buffer, s,
|
|
|
|
|
&cmd_buffer->state.samplers[s]);
|
|
|
|
|
if (result != VK_SUCCESS)
|
|
|
|
|
break;
|
|
|
|
|
result = anv_cmd_buffer_emit_binding_table(cmd_buffer, s,
|
|
|
|
|
&cmd_buffer->state.binding_tables[s]);
|
2015-11-16 12:10:11 -08:00
|
|
|
if (result != VK_SUCCESS)
|
|
|
|
|
break;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
if (result != VK_SUCCESS) {
|
|
|
|
|
assert(result == VK_ERROR_OUT_OF_DEVICE_MEMORY);
|
|
|
|
|
|
|
|
|
|
result = anv_cmd_buffer_new_binding_table_block(cmd_buffer);
|
|
|
|
|
assert(result == VK_SUCCESS);
|
|
|
|
|
|
|
|
|
|
/* Re-emit state base addresses so we get the new surface state base
|
|
|
|
|
* address before we start emitting binding tables etc.
|
|
|
|
|
*/
|
|
|
|
|
anv_cmd_buffer_emit_state_base_address(cmd_buffer);
|
|
|
|
|
|
|
|
|
|
/* Re-emit all active binding tables */
|
2016-01-07 16:25:49 -08:00
|
|
|
dirty |= cmd_buffer->state.pipeline->active_stages;
|
|
|
|
|
anv_foreach_stage(s, dirty) {
|
|
|
|
|
result = anv_cmd_buffer_emit_samplers(cmd_buffer, s,
|
|
|
|
|
&cmd_buffer->state.samplers[s]);
|
|
|
|
|
if (result != VK_SUCCESS)
|
|
|
|
|
return result;
|
|
|
|
|
result = anv_cmd_buffer_emit_binding_table(cmd_buffer, s,
|
|
|
|
|
&cmd_buffer->state.binding_tables[s]);
|
|
|
|
|
if (result != VK_SUCCESS)
|
|
|
|
|
return result;
|
2015-11-16 12:10:11 -08:00
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
2016-01-07 16:25:49 -08:00
|
|
|
cmd_buffer->state.descriptors_dirty &= ~dirty;
|
|
|
|
|
|
|
|
|
|
return dirty;
|
2015-11-16 12:10:11 -08:00
|
|
|
}
|
2016-02-20 09:12:36 -08:00
|
|
|
#endif /* GEN_GEN == 7 && !GEN_IS_HASWELL */
|
2015-11-16 12:10:11 -08:00
|
|
|
|
|
|
|
|
static inline int64_t
|
|
|
|
|
clamp_int64(int64_t x, int64_t min, int64_t max)
|
|
|
|
|
{
|
|
|
|
|
if (x < min)
|
|
|
|
|
return min;
|
|
|
|
|
else if (x < max)
|
|
|
|
|
return x;
|
|
|
|
|
else
|
|
|
|
|
return max;
|
|
|
|
|
}
|
|
|
|
|
|
2016-02-20 09:08:27 -08:00
|
|
|
#if GEN_GEN == 7 && !GEN_IS_HASWELL
|
2016-03-30 17:13:01 -07:00
|
|
|
void
|
|
|
|
|
gen7_cmd_buffer_emit_scissor(struct anv_cmd_buffer *cmd_buffer)
|
2015-11-16 12:10:11 -08:00
|
|
|
{
|
2016-03-30 17:13:01 -07:00
|
|
|
uint32_t count = cmd_buffer->state.dynamic.scissor.count;
|
|
|
|
|
const VkRect2D *scissors = cmd_buffer->state.dynamic.scissor.scissors;
|
2015-11-16 12:10:11 -08:00
|
|
|
struct anv_state scissor_state =
|
2016-01-26 22:10:11 -08:00
|
|
|
anv_cmd_buffer_alloc_dynamic_state(cmd_buffer, count * 8, 32);
|
2015-11-16 12:10:11 -08:00
|
|
|
|
|
|
|
|
for (uint32_t i = 0; i < count; i++) {
|
|
|
|
|
const VkRect2D *s = &scissors[i];
|
|
|
|
|
|
|
|
|
|
/* Since xmax and ymax are inclusive, we have to have xmax < xmin or
|
|
|
|
|
* ymax < ymin for empty clips. In case clip x, y, width height are all
|
|
|
|
|
* 0, the clamps below produce 0 for xmin, ymin, xmax, ymax, which isn't
|
|
|
|
|
* what we want. Just special case empty clips and produce a canonical
|
|
|
|
|
* empty clip. */
|
|
|
|
|
static const struct GEN7_SCISSOR_RECT empty_scissor = {
|
|
|
|
|
.ScissorRectangleYMin = 1,
|
|
|
|
|
.ScissorRectangleXMin = 1,
|
|
|
|
|
.ScissorRectangleYMax = 0,
|
|
|
|
|
.ScissorRectangleXMax = 0
|
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
const int max = 0xffff;
|
|
|
|
|
struct GEN7_SCISSOR_RECT scissor = {
|
|
|
|
|
/* Do this math using int64_t so overflow gets clamped correctly. */
|
|
|
|
|
.ScissorRectangleYMin = clamp_int64(s->offset.y, 0, max),
|
|
|
|
|
.ScissorRectangleXMin = clamp_int64(s->offset.x, 0, max),
|
|
|
|
|
.ScissorRectangleYMax = clamp_int64((uint64_t) s->offset.y + s->extent.height - 1, 0, max),
|
|
|
|
|
.ScissorRectangleXMax = clamp_int64((uint64_t) s->offset.x + s->extent.width - 1, 0, max)
|
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
if (s->extent.width <= 0 || s->extent.height <= 0) {
|
2016-01-26 22:10:11 -08:00
|
|
|
GEN7_SCISSOR_RECT_pack(NULL, scissor_state.map + i * 8,
|
2015-11-16 12:10:11 -08:00
|
|
|
&empty_scissor);
|
|
|
|
|
} else {
|
2016-01-26 22:10:11 -08:00
|
|
|
GEN7_SCISSOR_RECT_pack(NULL, scissor_state.map + i * 8, &scissor);
|
2015-11-16 12:10:11 -08:00
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
2016-04-18 17:03:00 -07:00
|
|
|
anv_batch_emit(&cmd_buffer->batch,
|
|
|
|
|
GEN7_3DSTATE_SCISSOR_STATE_POINTERS, ssp) {
|
2016-04-18 16:33:46 -07:00
|
|
|
ssp.ScissorRectPointer = scissor_state.offset;
|
|
|
|
|
}
|
2015-12-01 15:37:12 -08:00
|
|
|
|
|
|
|
|
if (!cmd_buffer->device->info.has_llc)
|
|
|
|
|
anv_state_clflush(scissor_state);
|
2015-11-16 12:10:11 -08:00
|
|
|
}
|
2016-02-20 09:08:27 -08:00
|
|
|
#endif
|
2015-11-16 12:10:11 -08:00
|
|
|
|
2015-08-20 22:59:19 -07:00
|
|
|
static const uint32_t vk_to_gen_index_type[] = {
|
|
|
|
|
[VK_INDEX_TYPE_UINT16] = INDEX_WORD,
|
|
|
|
|
[VK_INDEX_TYPE_UINT32] = INDEX_DWORD,
|
|
|
|
|
};
|
|
|
|
|
|
2015-11-17 07:07:02 -08:00
|
|
|
static const uint32_t restart_index_for_type[] = {
|
|
|
|
|
[VK_INDEX_TYPE_UINT16] = UINT16_MAX,
|
|
|
|
|
[VK_INDEX_TYPE_UINT32] = UINT32_MAX,
|
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
void genX(CmdBindIndexBuffer)(
|
2015-11-30 11:48:08 -08:00
|
|
|
VkCommandBuffer commandBuffer,
|
2015-08-20 22:59:19 -07:00
|
|
|
VkBuffer _buffer,
|
|
|
|
|
VkDeviceSize offset,
|
|
|
|
|
VkIndexType indexType)
|
|
|
|
|
{
|
2015-11-30 11:48:08 -08:00
|
|
|
ANV_FROM_HANDLE(anv_cmd_buffer, cmd_buffer, commandBuffer);
|
2015-08-20 22:59:19 -07:00
|
|
|
ANV_FROM_HANDLE(anv_buffer, buffer, _buffer);
|
|
|
|
|
|
2015-10-16 20:03:46 -07:00
|
|
|
cmd_buffer->state.dirty |= ANV_CMD_DIRTY_INDEX_BUFFER;
|
2016-02-20 09:08:27 -08:00
|
|
|
if (GEN_IS_HASWELL)
|
2015-11-17 07:07:02 -08:00
|
|
|
cmd_buffer->state.restart_index = restart_index_for_type[indexType];
|
2015-08-20 22:59:19 -07:00
|
|
|
cmd_buffer->state.gen7.index_buffer = buffer;
|
|
|
|
|
cmd_buffer->state.gen7.index_type = vk_to_gen_index_type[indexType];
|
|
|
|
|
cmd_buffer->state.gen7.index_offset = offset;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static VkResult
|
2015-11-17 07:07:02 -08:00
|
|
|
flush_compute_descriptor_set(struct anv_cmd_buffer *cmd_buffer)
|
2015-08-20 22:59:19 -07:00
|
|
|
{
|
|
|
|
|
struct anv_device *device = cmd_buffer->device;
|
|
|
|
|
struct anv_pipeline *pipeline = cmd_buffer->state.compute_pipeline;
|
|
|
|
|
struct anv_state surfaces = { 0, }, samplers = { 0, };
|
|
|
|
|
VkResult result;
|
|
|
|
|
|
|
|
|
|
result = anv_cmd_buffer_emit_samplers(cmd_buffer,
|
2015-12-02 16:08:13 -08:00
|
|
|
MESA_SHADER_COMPUTE, &samplers);
|
2015-08-20 22:59:19 -07:00
|
|
|
if (result != VK_SUCCESS)
|
|
|
|
|
return result;
|
|
|
|
|
result = anv_cmd_buffer_emit_binding_table(cmd_buffer,
|
2015-12-02 16:08:13 -08:00
|
|
|
MESA_SHADER_COMPUTE, &surfaces);
|
2015-08-20 22:59:19 -07:00
|
|
|
if (result != VK_SUCCESS)
|
|
|
|
|
return result;
|
|
|
|
|
|
2016-01-22 11:18:22 -08:00
|
|
|
struct anv_state push_state = anv_cmd_buffer_cs_push_constants(cmd_buffer);
|
|
|
|
|
|
2016-03-04 08:15:16 -08:00
|
|
|
const struct brw_cs_prog_data *cs_prog_data = get_cs_prog_data(pipeline);
|
2016-01-22 11:18:22 -08:00
|
|
|
const struct brw_stage_prog_data *prog_data = &cs_prog_data->base;
|
|
|
|
|
|
|
|
|
|
if (push_state.alloc_size) {
|
2016-04-18 17:03:00 -07:00
|
|
|
anv_batch_emit(&cmd_buffer->batch, GENX(MEDIA_CURBE_LOAD), curbe) {
|
2016-04-18 16:33:46 -07:00
|
|
|
curbe.CURBETotalDataLength = push_state.alloc_size;
|
|
|
|
|
curbe.CURBEDataStartAddress = push_state.offset;
|
|
|
|
|
}
|
2016-01-22 11:18:22 -08:00
|
|
|
}
|
2016-01-07 17:10:02 -08:00
|
|
|
|
2016-01-30 00:49:31 -08:00
|
|
|
assert(prog_data->total_shared <= 64 * 1024);
|
|
|
|
|
uint32_t slm_size = 0;
|
|
|
|
|
if (prog_data->total_shared > 0) {
|
|
|
|
|
/* slm_size is in 4k increments, but must be a power of 2. */
|
|
|
|
|
slm_size = 4 * 1024;
|
|
|
|
|
while (slm_size < prog_data->total_shared)
|
|
|
|
|
slm_size <<= 1;
|
|
|
|
|
slm_size /= 4 * 1024;
|
|
|
|
|
}
|
|
|
|
|
|
2015-08-20 22:59:19 -07:00
|
|
|
struct anv_state state =
|
2015-12-01 15:37:12 -08:00
|
|
|
anv_state_pool_emit(&device->dynamic_state_pool,
|
2016-02-20 09:08:27 -08:00
|
|
|
GENX(INTERFACE_DESCRIPTOR_DATA), 64,
|
2015-12-01 15:37:12 -08:00
|
|
|
.KernelStartPointer = pipeline->cs_simd,
|
|
|
|
|
.BindingTablePointer = surfaces.offset,
|
|
|
|
|
.SamplerStatePointer = samplers.offset,
|
2016-01-22 11:18:22 -08:00
|
|
|
.ConstantURBEntryReadLength =
|
2016-05-27 00:53:27 -07:00
|
|
|
cs_prog_data->push.per_thread.regs,
|
|
|
|
|
#if GEN_IS_HASWELL
|
|
|
|
|
.CrossThreadConstantDataReadLength =
|
|
|
|
|
cs_prog_data->push.cross_thread.regs,
|
|
|
|
|
#else
|
2016-01-22 11:18:22 -08:00
|
|
|
.ConstantURBEntryReadOffset = 0,
|
2016-02-20 09:08:27 -08:00
|
|
|
#endif
|
2016-01-07 17:10:02 -08:00
|
|
|
.BarrierEnable = cs_prog_data->uses_barrier,
|
2016-01-30 00:49:31 -08:00
|
|
|
.SharedLocalMemorySize = slm_size,
|
2016-01-07 17:10:02 -08:00
|
|
|
.NumberofThreadsinGPGPUThreadGroup =
|
2016-05-26 13:49:07 -07:00
|
|
|
cs_prog_data->threads);
|
2015-12-01 15:37:12 -08:00
|
|
|
|
2016-02-20 09:08:27 -08:00
|
|
|
const uint32_t size = GENX(INTERFACE_DESCRIPTOR_DATA_length) * sizeof(uint32_t);
|
2016-04-18 17:03:00 -07:00
|
|
|
anv_batch_emit(&cmd_buffer->batch,
|
|
|
|
|
GENX(MEDIA_INTERFACE_DESCRIPTOR_LOAD), idl) {
|
2016-04-18 16:33:46 -07:00
|
|
|
idl.InterfaceDescriptorTotalLength = size;
|
|
|
|
|
idl.InterfaceDescriptorDataStartAddress = state.offset;
|
|
|
|
|
}
|
2015-08-20 22:59:19 -07:00
|
|
|
|
|
|
|
|
return VK_SUCCESS;
|
|
|
|
|
}
|
|
|
|
|
|
2016-02-05 22:36:53 -08:00
|
|
|
void
|
|
|
|
|
genX(cmd_buffer_flush_compute_state)(struct anv_cmd_buffer *cmd_buffer)
|
2015-08-20 22:59:19 -07:00
|
|
|
{
|
|
|
|
|
struct anv_pipeline *pipeline = cmd_buffer->state.compute_pipeline;
|
2016-04-16 04:00:15 +03:00
|
|
|
MAYBE_UNUSED VkResult result;
|
2015-08-20 22:59:19 -07:00
|
|
|
|
|
|
|
|
assert(pipeline->active_stages == VK_SHADER_STAGE_COMPUTE_BIT);
|
|
|
|
|
|
2016-04-02 01:34:40 -07:00
|
|
|
genX(cmd_buffer_config_l3)(cmd_buffer, pipeline);
|
2016-01-29 15:31:30 -08:00
|
|
|
|
2016-03-10 17:16:58 -08:00
|
|
|
genX(flush_pipeline_select_gpgpu)(cmd_buffer);
|
2015-08-20 22:59:19 -07:00
|
|
|
|
2015-10-16 20:03:46 -07:00
|
|
|
if (cmd_buffer->state.compute_dirty & ANV_CMD_DIRTY_PIPELINE)
|
2015-08-20 22:59:19 -07:00
|
|
|
anv_batch_emit_batch(&cmd_buffer->batch, &pipeline->batch);
|
|
|
|
|
|
|
|
|
|
if ((cmd_buffer->state.descriptors_dirty & VK_SHADER_STAGE_COMPUTE_BIT) ||
|
2015-10-16 20:03:46 -07:00
|
|
|
(cmd_buffer->state.compute_dirty & ANV_CMD_DIRTY_PIPELINE)) {
|
2015-08-20 22:59:19 -07:00
|
|
|
/* FIXME: figure out descriptors for gen7 */
|
2015-11-17 07:07:02 -08:00
|
|
|
result = flush_compute_descriptor_set(cmd_buffer);
|
2015-08-20 22:59:19 -07:00
|
|
|
assert(result == VK_SUCCESS);
|
2015-12-02 16:08:13 -08:00
|
|
|
cmd_buffer->state.descriptors_dirty &= ~VK_SHADER_STAGE_COMPUTE_BIT;
|
2015-08-20 22:59:19 -07:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
cmd_buffer->state.compute_dirty = 0;
|
2016-05-20 11:49:12 -07:00
|
|
|
|
|
|
|
|
genX(cmd_buffer_apply_pipe_flushes)(cmd_buffer);
|
2015-08-20 22:59:19 -07:00
|
|
|
}
|
|
|
|
|
|
2016-03-08 16:54:07 -08:00
|
|
|
void
|
|
|
|
|
genX(cmd_buffer_flush_dynamic_state)(struct anv_cmd_buffer *cmd_buffer)
|
|
|
|
|
{
|
|
|
|
|
struct anv_pipeline *pipeline = cmd_buffer->state.pipeline;
|
|
|
|
|
|
2015-10-16 20:03:46 -07:00
|
|
|
if (cmd_buffer->state.dirty & (ANV_CMD_DIRTY_PIPELINE |
|
2016-02-14 22:52:37 -08:00
|
|
|
ANV_CMD_DIRTY_RENDER_TARGETS |
|
2015-10-16 20:03:46 -07:00
|
|
|
ANV_CMD_DIRTY_DYNAMIC_LINE_WIDTH |
|
|
|
|
|
ANV_CMD_DIRTY_DYNAMIC_DEPTH_BIAS)) {
|
2015-10-06 17:21:44 -07:00
|
|
|
|
2016-02-14 22:52:37 -08:00
|
|
|
const struct anv_image_view *iview =
|
|
|
|
|
anv_cmd_buffer_get_depth_stencil_view(cmd_buffer);
|
|
|
|
|
const struct anv_image *image = iview ? iview->image : NULL;
|
2016-05-13 12:50:11 -07:00
|
|
|
const bool has_depth =
|
|
|
|
|
image && (image->aspects & VK_IMAGE_ASPECT_DEPTH_BIT);
|
2016-02-27 09:26:04 -08:00
|
|
|
const uint32_t depth_format = has_depth ?
|
2016-02-14 22:52:37 -08:00
|
|
|
isl_surf_get_depth_format(&cmd_buffer->device->isl_dev,
|
|
|
|
|
&image->depth_surface.isl) : D16_UNORM;
|
|
|
|
|
|
2016-02-20 09:08:27 -08:00
|
|
|
uint32_t sf_dw[GENX(3DSTATE_SF_length)];
|
|
|
|
|
struct GENX(3DSTATE_SF) sf = {
|
|
|
|
|
GENX(3DSTATE_SF_header),
|
2016-02-14 22:52:37 -08:00
|
|
|
.DepthBufferSurfaceFormat = depth_format,
|
2015-10-06 17:21:44 -07:00
|
|
|
.LineWidth = cmd_buffer->state.dynamic.line_width,
|
|
|
|
|
.GlobalDepthOffsetConstant = cmd_buffer->state.dynamic.depth_bias.bias,
|
2015-11-30 14:19:41 -08:00
|
|
|
.GlobalDepthOffsetScale = cmd_buffer->state.dynamic.depth_bias.slope,
|
2015-10-06 17:21:44 -07:00
|
|
|
.GlobalDepthOffsetClamp = cmd_buffer->state.dynamic.depth_bias.clamp
|
|
|
|
|
};
|
2016-02-20 09:08:27 -08:00
|
|
|
GENX(3DSTATE_SF_pack)(NULL, sf_dw, &sf);
|
2015-10-06 17:21:44 -07:00
|
|
|
|
|
|
|
|
anv_batch_emit_merge(&cmd_buffer->batch, sf_dw, pipeline->gen7.sf);
|
2015-08-20 22:59:19 -07:00
|
|
|
}
|
|
|
|
|
|
2015-10-16 20:03:46 -07:00
|
|
|
if (cmd_buffer->state.dirty & (ANV_CMD_DIRTY_DYNAMIC_BLEND_CONSTANTS |
|
|
|
|
|
ANV_CMD_DIRTY_DYNAMIC_STENCIL_REFERENCE)) {
|
2016-03-01 11:02:12 -08:00
|
|
|
struct anv_dynamic_state *d = &cmd_buffer->state.dynamic;
|
2015-10-06 17:21:44 -07:00
|
|
|
struct anv_state cc_state =
|
|
|
|
|
anv_cmd_buffer_alloc_dynamic_state(cmd_buffer,
|
2016-02-20 09:08:27 -08:00
|
|
|
GENX(COLOR_CALC_STATE_length) * 4,
|
2015-12-30 10:37:50 -08:00
|
|
|
64);
|
2016-02-20 09:08:27 -08:00
|
|
|
struct GENX(COLOR_CALC_STATE) cc = {
|
2015-10-06 17:21:44 -07:00
|
|
|
.BlendConstantColorRed = cmd_buffer->state.dynamic.blend_constants[0],
|
|
|
|
|
.BlendConstantColorGreen = cmd_buffer->state.dynamic.blend_constants[1],
|
|
|
|
|
.BlendConstantColorBlue = cmd_buffer->state.dynamic.blend_constants[2],
|
|
|
|
|
.BlendConstantColorAlpha = cmd_buffer->state.dynamic.blend_constants[3],
|
2016-03-04 12:22:32 -08:00
|
|
|
.StencilReferenceValue = d->stencil_reference.front & 0xff,
|
2016-05-31 22:15:38 -07:00
|
|
|
.BackfaceStencilReferenceValue = d->stencil_reference.back & 0xff,
|
2015-10-06 17:21:44 -07:00
|
|
|
};
|
2016-02-20 09:08:27 -08:00
|
|
|
GENX(COLOR_CALC_STATE_pack)(NULL, cc_state.map, &cc);
|
2015-12-01 15:37:12 -08:00
|
|
|
if (!cmd_buffer->device->info.has_llc)
|
|
|
|
|
anv_state_clflush(cc_state);
|
2015-08-20 22:59:19 -07:00
|
|
|
|
2016-04-18 17:03:00 -07:00
|
|
|
anv_batch_emit(&cmd_buffer->batch, GENX(3DSTATE_CC_STATE_POINTERS), ccp) {
|
2016-04-18 16:33:46 -07:00
|
|
|
ccp.ColorCalcStatePointer = cc_state.offset;
|
|
|
|
|
}
|
2015-08-20 22:59:19 -07:00
|
|
|
}
|
|
|
|
|
|
2015-10-16 20:03:46 -07:00
|
|
|
if (cmd_buffer->state.dirty & (ANV_CMD_DIRTY_PIPELINE |
|
2015-11-18 11:43:48 -08:00
|
|
|
ANV_CMD_DIRTY_RENDER_TARGETS |
|
2015-10-16 20:03:46 -07:00
|
|
|
ANV_CMD_DIRTY_DYNAMIC_STENCIL_COMPARE_MASK |
|
|
|
|
|
ANV_CMD_DIRTY_DYNAMIC_STENCIL_WRITE_MASK)) {
|
2016-02-20 09:08:27 -08:00
|
|
|
uint32_t depth_stencil_dw[GENX(DEPTH_STENCIL_STATE_length)];
|
2016-03-01 11:02:12 -08:00
|
|
|
struct anv_dynamic_state *d = &cmd_buffer->state.dynamic;
|
2015-10-06 17:21:44 -07:00
|
|
|
|
2016-02-20 09:08:27 -08:00
|
|
|
struct GENX(DEPTH_STENCIL_STATE) depth_stencil = {
|
2016-03-01 11:02:12 -08:00
|
|
|
.StencilTestMask = d->stencil_compare_mask.front & 0xff,
|
|
|
|
|
.StencilWriteMask = d->stencil_write_mask.front & 0xff,
|
2015-10-06 17:21:44 -07:00
|
|
|
|
2016-03-01 11:02:12 -08:00
|
|
|
.BackfaceStencilTestMask = d->stencil_compare_mask.back & 0xff,
|
|
|
|
|
.BackfaceStencilWriteMask = d->stencil_write_mask.back & 0xff,
|
2015-10-06 17:21:44 -07:00
|
|
|
};
|
2016-02-20 09:08:27 -08:00
|
|
|
GENX(DEPTH_STENCIL_STATE_pack)(NULL, depth_stencil_dw, &depth_stencil);
|
2015-10-06 17:21:44 -07:00
|
|
|
|
|
|
|
|
struct anv_state ds_state =
|
|
|
|
|
anv_cmd_buffer_merge_dynamic(cmd_buffer, depth_stencil_dw,
|
|
|
|
|
pipeline->gen7.depth_stencil_state,
|
2016-02-20 09:08:27 -08:00
|
|
|
GENX(DEPTH_STENCIL_STATE_length), 64);
|
2015-08-20 22:59:19 -07:00
|
|
|
|
2016-04-18 17:03:00 -07:00
|
|
|
anv_batch_emit(&cmd_buffer->batch,
|
|
|
|
|
GENX(3DSTATE_DEPTH_STENCIL_STATE_POINTERS), dsp) {
|
2016-04-18 16:33:46 -07:00
|
|
|
dsp.PointertoDEPTH_STENCIL_STATE = ds_state.offset;
|
|
|
|
|
}
|
2015-08-20 22:59:19 -07:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
if (cmd_buffer->state.gen7.index_buffer &&
|
2015-10-16 20:03:46 -07:00
|
|
|
cmd_buffer->state.dirty & (ANV_CMD_DIRTY_PIPELINE |
|
|
|
|
|
ANV_CMD_DIRTY_INDEX_BUFFER)) {
|
2015-08-20 22:59:19 -07:00
|
|
|
struct anv_buffer *buffer = cmd_buffer->state.gen7.index_buffer;
|
|
|
|
|
uint32_t offset = cmd_buffer->state.gen7.index_offset;
|
|
|
|
|
|
2016-02-20 09:08:27 -08:00
|
|
|
#if GEN_IS_HASWELL
|
2016-04-18 17:03:00 -07:00
|
|
|
anv_batch_emit(&cmd_buffer->batch, GEN75_3DSTATE_VF, vf) {
|
2016-04-18 16:33:46 -07:00
|
|
|
vf.IndexedDrawCutIndexEnable = pipeline->primitive_restart;
|
|
|
|
|
vf.CutIndex = cmd_buffer->state.restart_index;
|
|
|
|
|
}
|
2016-02-20 09:08:27 -08:00
|
|
|
#endif
|
2015-11-17 07:07:02 -08:00
|
|
|
|
2016-04-18 17:03:00 -07:00
|
|
|
anv_batch_emit(&cmd_buffer->batch, GENX(3DSTATE_INDEX_BUFFER), ib) {
|
2016-02-20 09:08:27 -08:00
|
|
|
#if !GEN_IS_HASWELL
|
2016-04-18 16:33:46 -07:00
|
|
|
ib.CutIndexEnable = pipeline->primitive_restart;
|
2016-02-20 09:08:27 -08:00
|
|
|
#endif
|
2016-04-18 16:33:46 -07:00
|
|
|
ib.IndexFormat = cmd_buffer->state.gen7.index_type;
|
|
|
|
|
ib.MemoryObjectControlState = GENX(MOCS);
|
|
|
|
|
|
|
|
|
|
ib.BufferStartingAddress =
|
|
|
|
|
(struct anv_address) { buffer->bo, buffer->offset + offset };
|
|
|
|
|
ib.BufferEndingAddress =
|
|
|
|
|
(struct anv_address) { buffer->bo, buffer->offset + buffer->size };
|
|
|
|
|
}
|
2015-08-20 22:59:19 -07:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
cmd_buffer->state.dirty = 0;
|
|
|
|
|
}
|
|
|
|
|
|
2015-12-19 22:17:19 -08:00
|
|
|
void genX(CmdSetEvent)(
|
|
|
|
|
VkCommandBuffer commandBuffer,
|
|
|
|
|
VkEvent event,
|
|
|
|
|
VkPipelineStageFlags stageMask)
|
|
|
|
|
{
|
|
|
|
|
stub();
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
void genX(CmdResetEvent)(
|
|
|
|
|
VkCommandBuffer commandBuffer,
|
|
|
|
|
VkEvent event,
|
|
|
|
|
VkPipelineStageFlags stageMask)
|
|
|
|
|
{
|
|
|
|
|
stub();
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
void genX(CmdWaitEvents)(
|
|
|
|
|
VkCommandBuffer commandBuffer,
|
|
|
|
|
uint32_t eventCount,
|
|
|
|
|
const VkEvent* pEvents,
|
|
|
|
|
VkPipelineStageFlags srcStageMask,
|
|
|
|
|
VkPipelineStageFlags destStageMask,
|
2016-01-14 08:09:39 -08:00
|
|
|
uint32_t memoryBarrierCount,
|
|
|
|
|
const VkMemoryBarrier* pMemoryBarriers,
|
|
|
|
|
uint32_t bufferMemoryBarrierCount,
|
|
|
|
|
const VkBufferMemoryBarrier* pBufferMemoryBarriers,
|
|
|
|
|
uint32_t imageMemoryBarrierCount,
|
|
|
|
|
const VkImageMemoryBarrier* pImageMemoryBarriers)
|
2015-12-19 22:17:19 -08:00
|
|
|
{
|
|
|
|
|
stub();
|
2016-04-12 10:15:38 -07:00
|
|
|
|
|
|
|
|
genX(CmdPipelineBarrier)(commandBuffer, srcStageMask, destStageMask,
|
|
|
|
|
false, /* byRegion */
|
|
|
|
|
memoryBarrierCount, pMemoryBarriers,
|
|
|
|
|
bufferMemoryBarrierCount, pBufferMemoryBarriers,
|
|
|
|
|
imageMemoryBarrierCount, pImageMemoryBarriers);
|
2015-12-19 22:17:19 -08:00
|
|
|
}
|